Branch Target Buffer Organizations - Archive ouverte HAL
Communication Dans Un Congrès Année : 2023

Branch Target Buffer Organizations

Arthur Perais
Rami Sheikh
  • Fonction : Auteur
  • PersonId : 1292186

Résumé

To accommodate very large instruction footprints, modern highperformance processors rely on fetch directed instruction prefetching through huge branch predictors and a hierarchy of Branch Target Buffers (BTBs). Recently, significant effort has been undertaken to reduce the footprint of each branch in the BTB, in order to either minimize the storage occupied by the BTB on die, or to increase the number of tracked branches at iso-storage. However, designing for branch density, while necessary, is only one dimension of BTB efficacy. In particular, BTB entry organization plays a significant role in improving instruction fetch throughput, which is a necessary step towards increased performance. In this paper, we first revisit the advantages and drawbacks of three classical BTB organizations in the context of multi-level BTB hierarchies. We then consider three possible improvements to increase the fetch PC throughput of the Region BTB and Block BTB organizations, bridging most of the performance gap with the impractical but highly storage-efficient Instruction BTB organization, thus paving the way for future very high fetch throughput machines.
Fichier principal
Vignette du fichier
MICRO23_CameraReady-1.pdf (1.88 Mo) Télécharger le fichier
Origine Fichiers produits par l'(les) auteur(s)
Licence

Dates et versions

hal-04234792 , version 1 (10-10-2023)

Licence

Identifiants

Citer

Arthur Perais, Rami Sheikh. Branch Target Buffer Organizations. 56th IEEE/ACM International Symposium on Microarchitecture (MICRO 2023), IEEE; ACM, Oct 2023, Toronto, Canada. ⟨10.1145/3613424.3623774⟩. ⟨hal-04234792⟩

Collections

UGA CNRS TIMA
172 Consultations
1288 Téléchargements

Altmetric

Partager

More