Surface-Electrode Ion Trap With Ground Structures for Minimizing the Dielectric Loss in the Si Substrate - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue IEEE Transactions on Components, Packaging and Manufacturing Technology Année : 2020

Surface-Electrode Ion Trap With Ground Structures for Minimizing the Dielectric Loss in the Si Substrate

Jing Tao
Hong Yu Li
  • Fonction : Auteur
Yu Dian Lim
Peng Zhao
Anak Agung Alit Apriyana
  • Fonction : Auteur
Chuan Seng Tan

Résumé

The surface-electrode ion trap is one of the key devices in modern ion-trapping apparatus to host the ion qubits for quantum computing. Surface traps fabricated on the silicon substrate have the versatility for complex electrode fabrication with 3-D integration capability. However, Si-induced dielectric loss has to be considered in trap design, and a ground structure is being incorporated to mitigate this concern. In this article, surface-electrode ion trap is fabricated using the standard Cu back-end process on a 300-mm Si wafer platform. Several process novelties are demonstrated: 1) the use of electroplated Cu/Au layers using microfabrication techniques to form the surface electrodes; 2) the use of dry etching to form the fine-gap oxide trench between the electrodes for reducing the chargeinduced stray electric field; 3) the use of Cu mesh ground structure to enhance the resonance performance of the trap; and 4) process optimization to minimize the undercut in Cu/Au electrodes. Promising electrical properties are obtained from the fabricated ion trap with a leakage current failure rate of <; 10% on a 300-mm wafer. Two trap types designed with radiofrequency (RF) linewidth of 80 and 40 μm are evaluated for their resonance performance with and without the ground plane. By incorporating ground plane into the ion trap, the resonance performances are significantly improved with an output power increment of 11 and 13 dB and Q factor increment of 2 and 6 for the corresponding trap types.
Fichier principal
Vignette du fichier
preprint_CPMT_manuscript.pdf (5.02 Mo) Télécharger le fichier

Dates et versions

hal-03067854 , version 1 (30-12-2020)

Identifiants

Citer

Jing Tao, Hong Yu Li, Yu Dian Lim, Peng Zhao, Anak Agung Alit Apriyana, et al.. Surface-Electrode Ion Trap With Ground Structures for Minimizing the Dielectric Loss in the Si Substrate. IEEE Transactions on Components, Packaging and Manufacturing Technology, 2020, 10 (4), pp.679-685. ⟨10.1109/TCPMT.2019.2958661⟩. ⟨hal-03067854⟩
17 Consultations
98 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More