Simulation under arbitrary temporal logic constraints - Archive ouverte HAL Access content directly
Conference Papers Year : 2019

Simulation under arbitrary temporal logic constraints


Most model checkers provide a useful simulation mode, that allows users to explore the set of possible behaviours by interactively picking at each state which event to execute next. Traditionally this simulation mode can not take into consideration additional temporal logic constraints, such as arbitrary fairness restrictions, substantially reducing its usability for debugging the modelled system behaviour. Similarly, when a specification is false, even if all its counterexamples combined also form a set of behaviours, most model checkers only present one of them to the user, providing little or no mechanism to explore alternatives. In this paper, we present a simple on-the-fly verification technique to allow the user to explore the behaviours that satisfy an arbitrary temporal logic specification, with an interactive process akin to simulation. This technique enables a unified interface for simulating the modelled system and exploring its counterexamples. The technique is formalised in the framework of state/event linear temporal logic and a proof of concept was implemented in an event-based variant of the Electrum framework.
Fichier principal
Vignette du fichier
main.pdf (569.34 Ko) Télécharger le fichier
Origin : Files produced by the author(s)

Dates and versions

hal-02332517 , version 1 (24-10-2019)


  • HAL Id : hal-02332517 , version 1


Julien Brunel, David Chemouil, Alcino Cunha, Nuno Macedo. Simulation under arbitrary temporal logic constraints. 5th Workshop on Formal Integrated Development Environment, Oct 2019, Porto, Portugal. ⟨hal-02332517⟩


50 View
75 Download


Gmail Facebook X LinkedIn More