Analysis of the degradation mechanisms occurring in the topside interconnections of IGBT power devices during power cycling - Archive ouverte HAL Accéder directement au contenu
Article Dans Une Revue Microelectronics Reliability Année : 2018

Analysis of the degradation mechanisms occurring in the topside interconnections of IGBT power devices during power cycling

Résumé

This paper presents an experimental technique to characterize the damage evolution of the topside interconnections of power semi-conductor devices during power cycling tests. DC power cycling tests are done on Semikron SKIM 63 power modules, a solder-free module with silver sintered chips, ensuring the degradations to appear in the top layers only. The cycled substrates are then extracted from the test bench at different steps of the aging for analysis. Four-probe measurements are implemented on the chips so that the evolution of physical parameters representative of the degradation in the metallization and the bond wire contacts can be obtained. Finally, optical microscopy analysis of cross-sections at the wire bond contact interface is carried out to corroborate the electrical measurements to the crack length growth after specific aging intervals.

Domaines

Electronique
Fichier principal
Vignette du fichier
tex00000768.pdf (2.84 Mo) Télécharger le fichier

Dates et versions

hal-02090201 , version 1 (26-05-2021)

Identifiants

Citer

Nausicaa Dornic, Ali Ibrahim, Zoubir Khatir, Zoubir Khatir, Sh Tran, et al.. Analysis of the degradation mechanisms occurring in the topside interconnections of IGBT power devices during power cycling. Microelectronics Reliability, 2018, 88, p. 462 - 469. ⟨10.1016/j.microrel.2018.07.041⟩. ⟨hal-02090201⟩
76 Consultations
93 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More