A new gate pattern measurement for evaluating the BTI degradation in circuit conditions - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2014

A new gate pattern measurement for evaluating the BTI degradation in circuit conditions

Résumé

In this paper, we develop a new “recovery free” measurement technique able to apply arbitrary NBTI stress patterns of `1' & `0' on the gate of the transistor. This technique is very useful to evaluate the BTI degradation seen by the device in circuit conditions. With this method, it is shown that the NBTI shift does not depend on the bit arrangement within a sequence for bit length <;1μs but only on the overall circuit activity. Such a result validates the standard approach based on regular AC stress to address NBTI concern at circuit level. Furthermore, all the revisited results obtained with our new measurement technique are successfully modeled using a dedicated numerical RC model. It gives new insights on the physical mechanisms responsible for NBTI in advanced nodes.
Fichier non déposé

Dates et versions

hal-02049034 , version 1 (26-02-2019)

Identifiants

Citer

A. Subirats, X. Garros, J. Cluzel, J. El Husseini, F. Cacho, et al.. A new gate pattern measurement for evaluating the BTI degradation in circuit conditions. 2014 IEEE International Reliability Physics Symposium (IRPS), Jun 2014, Waikoloa, United States. pp.5D.1.1-5D.1.5, ⟨10.1109/IRPS.2014.6860670⟩. ⟨hal-02049034⟩
22 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More