Altitude SEE test European platform (ASTEP) and first results in CMOS 130 nm SRAM - Archive ouverte HAL
Article Dans Une Revue IEEE Transactions on Nuclear Science Année : 2007

Altitude SEE test European platform (ASTEP) and first results in CMOS 130 nm SRAM

Résumé

The `' Altitude SEE Test European Platform `' (ASTEP) is dedicated to real-time soft-error rate (SER) testing of semiconductor memories. The platform, located in the French Alps on the `' Plateau de Bure `' at 2552 in, has been operational since March 2006. This test facility includes a proprietary automatic test equipment specially designed for static memory (SRAM) testing and secured remote control operation via internet. First real-time SER measurements on 3.6 Gbit of SRAMs manufactured in CMOS 130 nm technology are reported, as well as the comparison between real-time and accelerated SER. Project perspectives for CMOS 65 nm SRAMs are finally reported.
Fichier non déposé

Dates et versions

hal-01759445 , version 1 (05-04-2018)

Identifiants

Citer

Jean-Luc Autran, Philippe Roche, Joseph Borel, Christophe Sudre, Karine Castellani-Coulie, et al.. Altitude SEE test European platform (ASTEP) and first results in CMOS 130 nm SRAM. IEEE Transactions on Nuclear Science, 2007, 54 (4, 2), pp.1002-1009. ⟨10.1109/TNS.2007.891398⟩. ⟨hal-01759445⟩
70 Consultations
0 Téléchargements

Altmetric

Partager

More