A 14-b Two-step Inverter-based Σ∆ ADC for CMOS Image Sensor - Archive ouverte HAL
Communication Dans Un Congrès Année : 2017

A 14-b Two-step Inverter-based Σ∆ ADC for CMOS Image Sensor

Résumé

This paper presents a 14-bit Incremental Sigma Delta (IΣ∆) analog-to-digital converter (ADC) suitable for a column wise integration in a CMOS image sensor. A two-step conversion is performed to improve the conversion speed. As the same Σ∆ modulator is used for both steps, the overall complexity is reduced. Furthermore, the use of inverter-based amplifiers instead of operational transconductance amplifier (OTA) facilitates the integration within the column pitch and decreases power consumption. The proposed ADC is designed in 0.18 µm CMOS technology. The simulation shows that for a 1.8 V voltage supply, a 20 MHz clock frequency and an oversampling ratio (OSR) of 70, the power consumption is 460 µW, achieving an SNR of 83.7 dB.
Fichier principal
Vignette du fichier
PID4785115.pdf (381.57 Ko) Télécharger le fichier
Origine Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-01646639 , version 1 (23-11-2017)

Identifiants

Citer

Pierre Bisiaux, Caroline Lelandais-Perrault, Anthony Kolar, Philippe Benabes, Filipe Vinci dos Santos. A 14-b Two-step Inverter-based Σ∆ ADC for CMOS Image Sensor. 2017 15th IEEE International New Circuits and Systems Conference (NEWCAS) , Jun 2017, strasbourg, France. ⟨10.1109/NEWCAS.2017.8010144⟩. ⟨hal-01646639⟩
481 Consultations
929 Téléchargements

Altmetric

Partager

More