Efficient Timing Closure with a Transistor Level Design Flow - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2007

Efficient Timing Closure with a Transistor Level Design Flow

C. Lazzari
Cr. Santos
  • Fonction : Auteur
A. Ziesemer
  • Fonction : Auteur
Ricardo Reis
  • Fonction : Auteur
  • PersonId : 844036

Résumé

This paper presents a new transistor level design flow where it is possible to optimize the circuit with a wide number of logic functions and drive strengths. Different from the standard cell approach, our methodology is not limited to a previously characterized library of cells. The proposed design flow provides a virtual library with around 15,000 cells for logic synthesis and performs a transistor sizing optimization step to improve the timing of the circuit during layout generation. A transistor-level layout generator allows to explore these wide number of cells and drive strengths while optimizing the layout concerning connections and transistors. Circuits generated by our methodology were compared to the standard cell approach in which presented around 11 % of delay improvement and more than 30% of power savings.
Fichier non déposé

Dates et versions

hal-01408793 , version 1 (05-12-2016)

Licence

Paternité - Pas d'utilisation commerciale

Identifiants

  • HAL Id : hal-01408793 , version 1

Citer

C. Lazzari, Cr. Santos, A. Ziesemer, Lorena Anghel, Ricardo Reis. Efficient Timing Closure with a Transistor Level Design Flow. IFIP International Conference on Very Large Scale Integration (VLSI-SoC'07), Oct 2007, Atlanta, GA, United States. pp.312-315. ⟨hal-01408793⟩

Collections

UGA CNRS TIMA
128 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More