Toeplitz Matrix Approach for Binary Field Multiplication Using Quadrinomials - Archive ouverte HAL Access content directly
Journal Articles IEEE Transactions on Very Large Scale Integration (VLSI) Systems Year : 2012

Toeplitz Matrix Approach for Binary Field Multiplication Using Quadrinomials

Abstract

In the recent past, subquadratic space complexity multipliers have been proposed for binary fields defined by irreducible trinomials and some specific pentanomials. For such multipliers, alternative irreducible polynomials can also be used, in particular, nearly all one polynomials (NAOPs) seem to be better than pentanomials. For improved efficiency, multiplication modulo an NAOP is performed via modulo a quadrinomial whose degree is one more than that of the original NAOP. In this paper, we present a Toeplitz matrix-vector product based approach for multiplication modulo a quadrinomial. We obtain a fully parallel multiplier with a subquadratic space complexity. The Toeplitz matrix-vector product based approach is also interesting in the design of sequential multipliers. We present two such multipliers that process a two-bit digit every clock cycle. FPGA implementations of the proposed sequential as well as fully parallel multipliers for the field size of 163 are also presented.
Not file

Dates and versions

hal-00813684 , version 1 (16-04-2013)

Identifiers

Cite

Anwar Hasan, Ashkan Hosseinzadeh Namin, Christophe Negre. Toeplitz Matrix Approach for Binary Field Multiplication Using Quadrinomials. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2012, 20 (3), pp.449-458. ⟨10.1109/TVLSI.2011.2106524⟩. ⟨hal-00813684⟩
141 View
0 Download

Altmetric

Share

Gmail Facebook Twitter LinkedIn More