Smart sampling for risk reduction and delay optimisation
Résumé
Because semiconductor manufacturing processes are very long and complex, needing several hundreds of individual steps to produce the final component, early detection of potential defects or losses is very important. Metrology is thus a key step in the fabrication line. Whereas a 100% inspection rate would be ideal in theory, the cost of the measurement tools hence cycle time losses due to this measurements would completely inhibit such an approach. This paper studies the impact of the reduction of the inspection sampling rate on performances of the production system. The evolution of the Wafer at Risk (W@R) is used as a performance indicator of the sampling strategy. The process-to-metrology delay is also considered in order to evaluate the risk exposure for process tools.