High Speed 3D Tomography on CPU, GPU, and FPGA - Archive ouverte HAL Access content directly
Journal Articles EURASIP Journal on Embedded Systems Year : 2008

High Speed 3D Tomography on CPU, GPU, and FPGA


Back-projection (BP) is a costly computational step in tomography image reconstruction such as positron emission tomography (PET). To reduce the computation time, this paper presents a pipelined, prefetch, and parallelized architecture for PET BP (3PA-PET). The key feature of this architecture is its original memory access strategy, masking the high latency of the external memory. Indeed, the pattern of the memory references to the data acquired hinders the processing unit. The memory access bottleneck is overcome by an efficient use of the intrinsic temporal and spatial locality of the BP algorithm. A loop reordering allows an efficient use of general purpose processor's caches, for software implementation, as well as the 3D predictive and adaptive cache (3D-AP cache), when considering hardware implementations. Parallel hardware pipelines are also efficient thanks to a hierarchical 3D-AP cache: each pipeline performs a memory reference in about one clock cycle to reach a computational throughput close to 100%. The 3PA-PET architecture is prototyped on a system on programmable chip (SoPC) to validate the system and to measure its expected performances. Time performances are compared with a desktop PC, a workstation, and a graphic processor unit (GPU).
Fichier principal
Vignette du fichier
manuscript.pdf (552.37 Ko) Télécharger le fichier
Origin : Files produced by the author(s)

Dates and versions

hal-00367321 , version 1 (13-01-2020)



Nicolas Gac, Stéphane Mancini, Michel Desvignes, Dominique Houzet. High Speed 3D Tomography on CPU, GPU, and FPGA. EURASIP Journal on Embedded Systems, 2008, 2008, http://www.hindawi.com/GetArticle.aspx?doi=10.1155/2008/930250. ⟨10.1155/2008/930250⟩. ⟨hal-00367321⟩
409 View
286 Download



Gmail Facebook Twitter LinkedIn More