Design-for-Test of Asynchronous Networks-on-Chip
Résumé
Thanks to many advantages, asynchronous circuits have been used to solve the interconnect problems faced by system–on–chip (SoC) designers. Some asynchronous Networks–on–Chip (NoCs) architectures are proposed for the communication within SoCs, but lack of methodology and support formanufacture testing to ensure these communication architectures work correctly. In this paper, we present an innovative asynchronous DFT architecture that allows testing the asynchronous communication network architectures, as well as the synchronous computing resources and the asynchronous/synchronous network interfaces on the asynchronous NoC–based SoCs. This asynchronous DFT architecture is implemented in Quasi Delay Insensitive (QDI) asynchronous circuits and uses an area of about 20 8 Kgates in an asynchronous NoC–based SoC of 4.5 Mgates without memories.