On implementing a soft error hardening technique by using an automatic layout generator: case study - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2005

On implementing a soft error hardening technique by using an automatic layout generator: case study

Résumé

Soft error rates induced by cosmic radiation become unacceptable in future very deep sub-micron technologies. Many hardening techniques at different abstraction levels have been proposed to cope with increased soft error rates. Depending on the abstraction level some techniques need to modify the design at architecture, circuit and transistor level, others required the modification of the circuit layout or to use new defined cells within the circuit. In this paper an automatic layout generator is presented to complete the system design process being able to easily generate the hardened design layout, thus reducing the system design time. This work aims at presenting a case study of a complete soft error tolerant integrated circuit by using an automatic layout generator called Parrot Punch.
Fichier non déposé

Dates et versions

hal-00015449 , version 1 (08-12-2005)

Identifiants

Citer

C. Lazzari, Lorena Anghel, Ricardo Reis. On implementing a soft error hardening technique by using an automatic layout generator: case study. 11th-IEEE-International-On-Line-Testing-Symposium., 2005, French Riviera, France. pp.29-34, ⟨10.1109/IOLTS.2005.45⟩. ⟨hal-00015449⟩

Collections

UGA CNRS TIMA
49 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More