FPGA architecture for multi-style asynchronous logic [full-adder example] - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2005

FPGA architecture for multi-style asynchronous logic [full-adder example]

Résumé

This paper presents a novel FPGA architecture for implementing various styles of asynchronous logic. The main objective is to break the dependency between the FPGA architecture, dedicated to asynchronous logic, and the logic style. The innovative aspects of the architecture are described. Moreover, the structure is well suited to be rebuilt and adapted to fit with further asynchronous logic evolutions, thanks to the architecture genericity. A full-adder was implemented in different styles of logic to show the architecture flexibility.

Dates et versions

hal-00009568 , version 1 (06-10-2005)

Identifiants

Citer

N. Huot, H. Dubreuil, Laurent Fesquet, Marc Renaudin. FPGA architecture for multi-style asynchronous logic [full-adder example]. Design, Automation and Test in Europe, 2005. Proceedings, 2005, Los Alamitos, CA, United States. pp.32 - 33 Vol. 1, ⟨10.1109/DATE.2005.15⟩. ⟨hal-00009568⟩

Collections

UGA CNRS TIMA
48 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More