

## Several alternative approaches to the manufacturing of HTS Josephson junctions

J. Villegier, H. Boucher, A. Ghis, M. Levis, Laurence Méchin, H. Moriceau, F.

Pourtier, M. Vabre, S. Nicoletti, L. Correra

## ▶ To cite this version:

J. Villegier, H. Boucher, A. Ghis, M. Levis, Laurence Méchin, et al.. Several alternative approaches to the manufacturing of HTS Josephson junctions. Journal de Physique IV Proceedings, 1994, 04 (C6), pp.C6-197-C6-197. 10.1051/jp4:1994631. jpa-00253126

## HAL Id: jpa-00253126 https://hal.science/jpa-00253126

Submitted on 4 Feb 2008

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

## Several alternative approaches to the manufacturing of HTS Josephson junctions

J.C. Villegier, H. Boucher, A. Ghis, M. Levis, L. Mechin, H. Moriceau, F. Pourtier, M. Vabre, S. Nicoletti\* and L. Correra\*

LETI (CEA-Technologies avancées), 17 rue des martyrs, 38054 Grenoble cedex 9, France \* CNR-Instituto LAMEL, Via Gobetti, 101, 40129 Bologna, Italy

In this work we describe comparatively the fabrication and the characterization of various types of HTS Josephson junctions manufactured using different processes: grain boundary junctions have been studied both by the way of junctions on bicrystal substrates and of bi-epitaxial junctions. Ramp-edge types have been elaborated and characterized using mainly N-YBaCuO thin film as a barrier while the trilayer approach has been investigated through a-axis structures. YBaCuO or GdBaCuO superconductive films, insulator layers, barriers, buffer and seed layers are deposited using inverted cylindrical magnetron (ICM) sputtering or pulsed laser deposition (PLD) techniques. Most of these junction configurations have been improved either on SrTiO<sub>3</sub>, MgO, LaAlO<sub>3</sub> or on more conventional R-plane sapphire substrates. Technology process involving optical lithography and Ar ion beam milling are used up to two inch wafers (sapphire). Emphasis has been put on the optimization of the device processing procedures and their reliabilities in the aim of high temperature superconducting electronics.

Structural and morphological characterizations, SEM and TEM observations have been realized in order to improve the junction processes. All the obtained devices were electrically and optically tested including under applied microwaves (Shapiro steps), magnetic field diffraction and light irradiation (infrared detection). Most of the results evidence a resistively-shunted junction (RSJ) behaviour up to  $\approx$ 77 K (except for very high current density values). Potentiality of each HTS thin film device structure will be comparatively discussed.