

# Performances and physical mechanisms in sub-0.1 $\mu$ m gate length LDD MOSFETs at low temperature

F. Balestra, H. Nakabayashi, M. Tsuno, T. Matsumoto, M. Koyanagi

### ▶ To cite this version:

F. Balestra, H. Nakabayashi, M. Tsuno, T. Matsumoto, M. Koyanagi. Performances and physical mechanisms in sub-0.1  $\mu m$  gate length LDD MOSFETs at low temperature. Journal de Physique IV Proceedings, 1994, 04 (C6), pp.C6-13-C6-18. 10.1051/jp4:1994602 . jpa-00253096

## HAL Id: jpa-00253096 https://hal.science/jpa-00253096

Submitted on 4 Feb 2008

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Performances and physical mechanisms in sub-0.1 $\mu$ m gate length LDD MOSFETs at low temperature

F. Balestra<sup>(1)</sup>, H. Nakabayashi, M. Tsuno, T. Matsumoto and M. Koyanagi

Research Center for Integrated Systems, Hiroshima University, 1-4-2 Kagamiyama, Higashi-Hiroshima 724, Japan

Abstract: The electrical properties of sub-0.1  $\mu$ m gate length LDD devices are investigated between room and liquid helium temperatures. The strong impact of gate overlapping effects on LDD resistance is shown for these ultra-short channel MOSFETs in a wide temperature range. It is experimentally demonstrated that these mechanisms lead to a substantial enhancement of the driving current when the devices are scaled down, and induce an additional improvement in the case of low temperature operation. Furthermore, the performances of these transistors with LDD structure at low temperature are also discussed in terms of field assisted impurity ionization in the LDD's.

#### **1. INTRODUCTION**

LDD structures are very useful for deep submicron devices due to their capability of decreasing short channel and hot carrier effects. However, the series resistances associated with the LDD regions can be relatively large and harmful for very short channel MOSFET's, and thus can decrease substantially the driving current [1]. On the other hand, low temperature operation is very attractive in order to improve the device performances [2]. Nevertheless, freeze-out effects in the LDD's are supposed to alter significantly the benefits of a reduction of temperature, and very poor properties are expected for LDD MOS transistors at very low temperature. A recent study has shown that a satisfactory low temperature operation can be obtained for long channel LDD transistors due to field assisted impurity ionization in the LDD's [3].

Therefore, it is very valuable to evaluate the performances of very short channel devices as a function of temperature. We show in this paper that low temperature operation is very promising for the optimization of the electrical properties of sub-0.1  $\mu$ m gate length LDD MOSFETs. A detailed study of the electrical characteristics between room and liquid helium temperature allow us to gain insight in the various physical mechanisms involved in the strong improvement of the performances of these devices in various temperature ranges.

#### 2. RESULTS AND DISCUSSION

LDD MOSFETs with gate length ranging from 0.5 to 0.07  $\mu$ m, fabricated according to a conventional NMOS process in conjunction with a direct write EB lithography and a two step ECR plasma etching, are studied in this work. Poly-Si side wall spacers have been used for these devices. The gate oxide thickness is 50 Å. Further details for the fabrication of these MOS transistors can be found in [4].

Figure 1 shows the  $I_d(V_d)$  characteristics of 0.07 and 0.1  $\mu$ m MOSFETs between 300 K and 20K. As exemplified in this figure, a substantial increase of the drain current is obtained by decreasing the temperature for gate voltages sufficiently high compared with the threshold voltages. It is worth noticing that these comparisons between room and low temperature are achieved for a constant gate bias, and, thus, the low temperature improvement woud be even higher for a given (Vg-Vt) due to the shift of the threshold voltage. On the other hand, a significant kink effect, which increases for the shortest device, can be clearly seen on these curves whatever the temperature is. The kink effect, very well known for SOI devices, has

(1) On leave from Laboratoire de Physique des Composants à Semiconducteurs, URA du CNRS, Institut National Polytechnique de Grenoble, ENSERG, BP. 257, 38016 Grenoble, France

also been previously shown in the case of long channel bulk Si devices operated at very low temperature ( $\leq 40 \text{ K}$ ) in the strong freeze-out regime due to the high substrate resistance [5]. Recently, a kink effect has also been reported for single drain MOS devices in the 0.1  $\mu$ m range for temperature as high as 77 K [6]. In our results, the kink effect is obtained even at room temperature for a drain bias lower than 2V, in particular for the 0.07  $\mu$ m MOSFET's, highlighting the increase of the forward biasing of the source/substrate junction in the deep submicron regime.

In figure 2 are presented the transfer characteristics in linear operation for various channel lengths. A strong increase of drain current is obtained in the high gate voltage region, mainly for T<150 K in the case of 0.1  $\mu$ m gate length, and even at 300 K for the 0.07  $\mu$ m gate length transistor. It is worth noticing that this behavior is also observed in the liquid nitrogen temperature range in the case of longer devices (between 0.15  $\mu$ m and 0.5  $\mu$ m in this study). Therefore, the excess drain current is enhanced and is obtained for higher temperature for the shortest devices.

Fig. 3a exemplifies the  $I_d(V_g)$  characteristics for high drain bias in the case of the 0.07  $\mu m$  MOSFET's. Similar behaviors as those for linear operation have been obtained as a function of gate voltage and temperature. In addition, the influence of  $V_d$  in the saturation regime is reported in figure 3b in the case of liquid nitrogen operation for the 0.07  $\mu$ m MOSFET's. With increasing the drain voltage, a very sharp transition is obtained for lower gate bias. This phenomenon, which is also observed for Vd lower than 1.4V for which no kink is observed in the  $I_d(V_d)$  characteristics, and even in linear operation, cannot be attributed to the kink effect. In fact, this original behavior is explained in terms of LDD accumulation and impact ionization phenomena. Indeed, fringing fields seem to be very important for these transistors with polysilicon spacers. Therefore, the gate induces a strong accumulation of the LDD regions, which can be observed even at 300 K for the shortest device for which the influence of the series resistances is very high. At low temperature, due to impurity freeze-out in the LDD's and thus to the increase of the series resistance Rsd, this effect can also be seen for longer devices. Furthermore, the gate voltage at which an excess I<sub>d</sub> is obtained is shifted to higher values when the temperature is reduced due to the large change in the threshold voltage of the LDD's associated with the thick gate insulator under the polysilicon spacers (about 3 times the gate oxide thickness). On the other hand, by increasing  $V_d$ , a stronger field assisted ionization is obtained in the LDD regions which enhances the ionized impurity density and reduces the threshold voltage of the LDD's, inducing an excess current at lower  $V_g$  (Fig. 3b). This field assisted ionization can be attributed to shallow level impact ionization or/and Poole-Frenkel processes. Nevertheless, due to the strong dependence of the ionization on the drain current, as it will be shown below, we think that the main phenomenon is the shallow level impact ionization process.

These results show the strong impact of gate overlapping effects on the LDD resistance for MOSFETs in the sub-0.1  $\mu$ m gate length range. These mechanisms lead to a substantial enhancement of the driving current when the devices are scaled down, and induce an additionnal improvement in the case of low temperature operation.

Some transient and hysteresis effects, have also been observed in the case of low temperature operation. Figure 4 shows the  $I_d(V_g)$  characteristics for a 0.1  $\mu$ m MOS transistors in linear operation (Fig. 4a) and saturation (Fig. 4b) at 77 K. The various curves have been obtained for forward- and reverse-Vg-scans and for different integration times (medium, with an average value of 16 samples taken during 1 line frequency period, and long, with an average value of 256 samples taken during 16 line frequency periods, integration times of the HP 4145B, which leads to various acquisition times for each measured point). For both V<sub>d</sub> values, a significant hysteresis effect is observed with a suppression of the sharp transition in the case of the reverse-Vg-scan. On the other hand, by using a medium integration time, a significant reduction of the drain current is obtained for a forward-Vg-scan, in particular at high drain biases, highlighting a substantial transient effect. The effect of integration time is very low for a reverse-Vg-scan.

It should be mentioned that significant transient effects have been reported previously for MOS devices operated in the liquid helium temperature range [7,8], but these effects are supposed to be very low at liquid nitrogen temperature, and no transient effect have been shown up to now in this temperature range. The previous drain current transients, shown for temperatures between 4.2K and 25K [7,8], have been attributed to the time required for the formation of the depletion region under the gate with strongly frozenout impurities. An excess drain current has been obtained for these kinds of transients [7,8].

In this work, during the transient, the drain current is lower than the equilibrium value. This phenomenon is in fact attributed to the complex ionization processes of the frozen-out impurities in the LDD regions. With increasing the gate voltage, the LDD's are progressively accumulated, which induces a significant enhancement of the drain current. The increase of  $I_d$  and the decrease of the source-drain series resistance

which enhances the lateral electric field lead to a substantial ionization of the frozen-out impurites in the LDD's. This sole phenomenon should not give a significant transient time. However, another effect seems also to be important. In fact, the LDD regions behave like two accumulation-mode transistors near the source and the drain in series with the channel. For these accumulation-mode MOSFETs, it has been previously reported [9] that a strong impurity freeze-out can be induced at the Si/SiO<sub>2</sub> interface at 77K by increasing the gate bias. Therefore, various conflicting ionization and freeze-out effects occur in the LDD's at low temperature by increasing Vg. The surprising transient behavior in this temperature range are certainly due to these original low temperature features.

On the other hand, in the case of a reverse-Vg-scan, the impurities inside the LDD's, which are ionized at high gate voltages (the percentage of ionized impurities depending on Vd, but a large number of impurities being ionized even for low drain voltage for strong gate bias and drain current), are not frozen-out until very low gate voltage for both integration times. Therefore, a situation similar to the case of 300 K is observed in the LDD regions, with a very low threshold voltage. The hump in the Id(Vg) characteristics is thus suppressed, as in the case of room temperature operation for the 0.1  $\mu$ m device.

In figure 5 are shown the output  $I_d(V_d)$  characteristics for a 0.07  $\mu$ m gate length MOSFET's at 77K obtained with long and medium integration times. A substantial transient effect is also observed in this figure. This transient is associated to the decrease of the source-drain series resistance which leads also to an enhancement of the effective gate voltage, which is similar to the case of the transient effect observed in the  $I_d(V_g)$  characteristics. A higher drain current is obtained with long integration time, in particular for low gate bias. A double kink effect can also be clearly seen for low gate voltages. The second kink, which is the conventional kink due to the forward biasing of the source-substrate diode, was already observed in the case of medium integration time. The first kink is in fact attributed to the strong ionization of the LDD's when V<sub>d</sub> is increased, which leads also to a larger slope in saturation. This ionization of LDD impurities is also underlined by the non-linear behavior of the curves at low drain voltage. For high gate voltage (3V) the transient effect is almost suppressed and the slope in saturation is rather low even for long integration time. This phenomenon is due to a strong ionization at lower drain voltages associated with the higher drain current at high V<sub>g</sub>. It is also worth noticing that the transient effect is reduced for strong V<sub>d</sub>.

Figures 6 and 7 present the hysteresis effects in the cases of reverse- $V_g$ - and - $V_d$ -scans, respectively. For a reverse- $V_g$ -scan, a substantially higher drain current together with a reduction of the slopes of the Id(Vd) characteristics in saturation are obtained. The first kink is also significantly reduced. These effects are due to a strong ionization of the LDD's in the case of a reverse- $V_g$ -scan until low gate voltages, and are correlated with the hysteresis observed in the Id( $V_g$ ) characteristics. At high gate or drain biases, these hysteresis effects are suppressed due to a strong ionization of the impurities inside the LDD's in both cases. In the case of a reverse- $V_d$ -scan, similar behaviors as in the reverse- $V_g$ -scan characteristics are obtained, with, in particular, a suppression of the first kink.

It should also be mentioned that, in the case of a reverse-V<sub>d</sub>-scan in the  $I_d(V_d)$  characteristics and in the case of a reverse-V<sub>g</sub>-scan in the  $I_d(V_g)$  characteristics, negative resistances are obtained for the first current points due to some transient effects which are reduced for long integration time.

For low gate voltage (2V), the non-linear variation at low V<sub>d</sub> is suppressed because the current is not sufficiently high for the impact ionization process, but a strong slope is obtained in saturation for higher I<sub>d</sub> and V<sub>d</sub> associated with the beginning of the impact ionization process (Fig. 8). The strong kink effect observed for V<sub>d</sub> higher than 1V is not a conventional kink for such a low drain voltage because the substrate current is almost equal to zero, but is in fact associated with a significant shallow level impact ionization of the LDD dopant impurities. For lower V<sub>g</sub> (1.5V), this large slope in saturation is substantially reduced due to the further reduction of the drain current and thus of the ionization process in the LDD's (Fig.8).

Finally, it is worth noting that similar transient and hysteresis phenomena have been obtained in the liquid helium temperature range, with a magnification of the non-linear variation of the drain current for low drain voltage in the  $I_d(V_d)$  characteristics. On the other hand, these effects are progressively suppressed when the temperature increases, and are strongly reduced for T=150K. These phenomena have not been observed at room temperature due to the full suppression of the freeze-out effects.

Furthermore, we have recently shown that the substrate current and the impact ionization rate are substantially reduced for these LDD devices operated at liquid nitrogen temperature [10]. Therefore, liquid nitrogen operation seems to be a very good candidate for the optimization of the electrical properties of sub-0.1  $\mu$ m MOSFETs.

#### **3. CONCLUSION**

The electrical properties of sub-0.1  $\mu$ m gate length LDD devices have been investigated from room to liquid helium temperatures. The dramatic impact of gate overlapping effects on LDD resistance has been shown for these ultra-short channel MOSFETs in a wide temperature range. It has been experimentally demonstrated that these mechanisms lead to a substantial enhancement of the driving current when the devices are scaled down, and induce an additionnal improvement in the case of low temperature operation. Furthermore, field assisted impurity ionization in the LDD's has been shown to increase significantly the performances of these transistors at low temperature. Moreover, transient and 'hysteresis phenomena, observed in a wide temperature range and associated with the ionization and freeze-out effects, have been highlighted.

#### References

- M. Koyanagi, "Technology and device design constraints for low voltage-low power sub-0.1 μm CMOS devices", Proceedings of ESSDERC'93 (1993) 935.
- [2] See, for instance, the Special Issue on Low Temperature Electronics, IEEE Trans. Electron Dev. (August 1989).
- [3] K. Rais, I.M. Hafez, A. Emrani, F. Balestra, G. Ghibaudo, M. Haond, "Physical properties of silicon CMOS devices operated between liquid helium and room temperatures", Proceedings of ESSDERC'93 (1993) 193.
- [4] M. Koyanagi, H. Kurino, H. Hashimoto, Y. Sudo, S. Yokoyama, "Hot carrier degradation in 70nm gate length MOSFET's with new double punchtrough stopper structure", IEDM Tech. Dig. (1992) 1019.
- [5] F. Balestra, L. Audaire, C. Lucas, "Influence of substrate freeze-out on the characteristics of MOS transistors at very low temperature", Solid-St. Electron. 30 (1987) 321.
  [6] M. Koyanagi, M. Matsumoto, M. Tsuno, T. Shimatani, Y. Yoshida, H. Watanabe, "Impact ionization phenomena."
- [6] M. Koyanagi, M. Matsumoto, M. Tsuno, T. Shimatani, Y. Yoshida, H. Watanabe, "Impact ionization phenomenon in 0.1 μm MOSFET at low temperature and low voltage", IEDM Tech.Dig. (1993) 341.
- [7] N.S. Saks, A. Nordbryhn, "Time dependence of depletion region formation in phosphorous-doped silicon MOS devices at cryogenic temperatures, J. Appl. Phys. 50 (1979) 6962.
- [8] S.K. Tewksburry, "Transient response of n-channel metal-oxide-semiconductor field effect transistors during turnon at 10-25K", J. Appl. Phys. 53 (1982) 3865.
- [9] F.H. Gaensslen, R.C. Jaeger, "Temperature dependent threshold behavior of depletion mode MOSFETs - Characterization and simulation", Solid-St. Electron. 22 (1979) 423.
- [10] F. Balestra, M. Tsuno, T. Matsumoto, H. Nakabayashi, M. Koyanagi, "Hot carrier effects in sub-0.1 µm gate length MOSFETs between room and liquid helium temperatures", this issue.



Fig. 1 : Drain current - drain voltage output characteristics for (a) a 0.07  $\mu$ m MOSFET's and (b) a 0.1  $\mu$ m MOSFET's in a wide temperature range.



Fig. 2 : Drain current - gate voltage transfer characteristics for (a) a 0.07  $\mu$ m and (b) a 0.1  $\mu$ m MOSFETs in linear operation (V<sub>d</sub>=50mV) as a function of temperature.



Fig. 3 : Transfer characteristics for the 0.07  $\mu$ m gate length device (a) for various temperatures in the case of high drain bias (V<sub>d</sub>=1V) and (b) for different drain voltages at 77 K.



Fig. 4 : Drain current - gate voltage characteristics for a 0.1  $\mu$ m gate length MOS device at 77 K showing the transient and hysteresis phenomena, in the cases of (a) linear operation (Vd=50mV) and (b) saturation (Vd=1.5V).



Fig. 5 : Drain current - drain voltage characteristics for a 0.07  $\mu$ m MOS device at 77 K showing the transient phenomena.



Fig. 6 : Drain current - drain voltage characteristics for a 0.07  $\mu$ m MOS device at 77 K showing the hysteresis phenomena in the case of forward- and reverse-Vg-scans (These curves have been obtained with a long integration time).



Fig. 7 : Drain current - drain voltage characteristics for a 0.07  $\mu$ m MOS device at 77 K showing the hysteresis phenomena in the case of forward- and reverse-V<sub>d</sub>-scans (These curves have been obtained with a long integration time).



Fig. 8 : Drain current - drain voltage characteristics for a 0.07  $\mu$ m gate length MOSFET's at 77 K for low gate biases.