

# Substrate and interface effects in GaAs fet's

Henri Tranduc, P. Rossel, Jacques Graffeuil, C. Azizi, G. Nuzillat, G. Bert

### ▶ To cite this version:

Henri Tranduc, P. Rossel, Jacques Graffeuil, C. Azizi, G. Nuzillat, et al.. Substrate and interface effects in GaAs fet's. Revue de Physique Appliquée, 1978, 13 (12), pp.655-659. 10.1051/rphysap:019780013012065500. jpa-00244521

## HAL Id: jpa-00244521 https://hal.science/jpa-00244521

Submitted on 4 Feb 2008

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

#### SUBSTRATE AND INTERFACE EFFECTS IN GaAs FET'S (1)

H. TRANDUC (\*), P. ROSSEL (\*), J. GRAFFEUIL (\*\*), C. AZIZI (\*), G. NUZILLAT (<sup>+</sup>) and G. BERT (<sup>+</sup>)

> (\*) Laboratoire d'Automatique et d'Analyse des Systèmes du CNRS (<sup>2</sup>), 7, avenue du Colonel-Roche, 31400 Toulouse, France

(\*\*) Université Paul-Sabatier (<sup>2</sup>), 118, route de Narbonne, 31077 Toulouse, France

(<sup>+</sup>) Laboratoire Central de Recherches Thomson CSF, Domaine de Corbeville, 91401 Orsay, France

**Résumé.** — Dans cette communication on décrit l'effet de la polarisation du substrat sur les caractéristiques électriques du transistor à effet de champ à l'arseniure de gallium, réalisé à partir d'une couche N épitaxiée sur substrat semi-isolant compensé au chrome. Une analyse basée sur l'existence d'une double charge d'espace à l'interface semiconducteur-semi-isolant, est proposée et appliquée à la détermination des paramètres de la couche active et des paramètres de l'interface. Les propriétés des caractéristiques de courant de drain aux basses températures et celles de l'admittance de sortie en basses fréquences, sont attribuées à la réponse dynamique de cette double charge d'espace.

Abstract. — In this paper, the experimental results describing the substrate bias effect on the Schottky gate capacitance-voltage and the DC current-voltage characteristics of GaAs FET's (N-type epilayer on semi-insulating Cr-doped substrate) are reported. These results are accounted for by the formation of a double space-charge in the N-layer and in the S.I. substrate in the vicinity of the interface. A theoretical analysis is proposed and appropriate methods for obtaining both the N active layer and the interface parameters (fixed interface charge value, deep centers density in the S.I. GaAs) are shown. The deep level charge effect on the low temperature drain current-drain voltage characteristics, is described.

Introduction. — In gallium arsenide Schottky barrier field-effect transistors, made from N-type epilayer on semi-insulating substrate, it is found that the interface characteristics strongly influence the electrical properties : low-frequency drain current relaxation phenomenon, R.F. and noise performances [1]. In this paper, the experimental results describing the substrate bias effect on the Schottky gate capacitance-voltage and the DC current-voltage characteristics will be reported. It will be shown that a space-charge appears in the N-layer in the interface vicinity. Its properties depend on the interface parameters, i.e. fixed interface charge, deep centers charge in the S.I. A theoretical analysis of the drain current variations will be proposed and applied to the N active layer (thickness, effective doping concentration, carrier mobility) and interface (fixed interface charge value, deep centers concentration in the S.I.) parameters determination.

1. Experimental results. — The studied structures are made from an N-type Ge-doped GaAs layer of thickness d between 0.2 and 0.5  $\mu$ m. This epilayer

is obtained by a low pressure organo-metallic compounds cracking [2] directly on Cr-doped semiinsulating substrate of thickness D equal to 400 µm. The Schottky gate ( $L = 1 \mu m$  or 50 µm,  $Z = 300 \mu m$ is made from an Au-Pt-Ti metallization. The lateral Au-Ge alloyed ohmic contacts are the source and the drain electrodes and, the ohmic contact (Au-Ge) on the S.I. bottom is called the substrate electrode (Fig. 1).



FIG. 1. — Configuration of the device. Definition of the bias voltages.

<sup>(&</sup>lt;sup>1</sup>) Preliminary results concerning this communication have been previously accepted for publication (in French) in the Revue de Physique Appliquée.

<sup>(&</sup>lt;sup>2</sup>) G.R.E.C.O., Microondes, C.N.R.S. nº 11.

1.1 CAPACITANCE-VOLTAGE CHARACTERISTICS. — At given substrate bias  $V_{su}$ , the characteristic (Fig. 2) is clearly defined in three parts : (i) a slow variation for  $0 < V_G < V_{TC}$ , (ii) an abrupt decrease between  $V_{TC}$  and  $V_C$ , (iii) a third region where the capacitance tends towards the null value. The characteristic translates with a change of  $V_{SU}$ . Thus, the variations of the quantity  $-\frac{C^{*3}}{q\varepsilon_0 \varepsilon_s} \left(\frac{\partial C^*}{\partial V_G}\right)^{-1}$  as a function of  $\frac{\varepsilon_0 \varepsilon_s}{C^*}$ , usually identified to the donor distribution, where  $C^*$  is the capacitance by area unit, will also translate and strongly depend on the substrate bias.



FIG. 2. — Experimental variations of the Schottky gate- (source drain) capacitance as a function of the gate voltage. Substrate voltage as parameter.



FIG. 3. — Experimental variations of the DC drain current as a function of the gate voltage. Substrate voltage as parameter.

1.2 CURRENT-VOLTAGE CHARACTERISTICS. — The drain current-gate voltage characteristic (Fig. 3), as a function of the substrate bias, translates vertically. At fixed gate bias  $V_{\rm G}$ , the drain current  $I_{\rm D}$  (Fig. 4) decreases only when the substrate bias is lower than a negative threshold value noted  $V_{\rm SUL}$ .



FIG. 4. — Experimental variations of the DC drain current as a function of the substrate voltage. 4.1 : Structure T317 N° 2  $(L = 1 \ \mu\text{m})$ . 4.2 : Structure T317 N° 3  $(L = 50 \ \mu\text{m})$ .

2. Analysis of the results. — From the observed experimental properties and published former studies [3-6], the retained mechanisms are : (i) a depleted space-charge of width W under the gate electrode, (ii) a fixed positive charge  $\sigma_{ss}$  at the semiconductorsemi-insulating interface, similar to that observed in the semiconductor-insulating interface, (iii) at both sides of the interface may exist two space-charges, the negative one in the S.I. is related to a deep centers density  $N_t$ , whose energy level is several kT above the Fermi level and, the positive one in the semiconductor to the donor density  $N_p$ . The energy level diagrams and the charges distributions are : (i)  $V_{su} > 0$  : the structure behaves as a semiconductor-insulating structure, (ii)  $V_{su} = 0$  : there is a negative charge build-up in the S.I., (iii)  $V_{su} = V_{SUL}$ , the energy levels in the semiconductor become flat in the interface vicinity, (iv)  $V_{su} < V_{SUL}$  : there is a double space-charge build-up : a positive one in the semiconductor and a negative one in the S.I. (Fig. 5). Thus the effective channel conduction thickness is reduced to  $d - (W + x_d)$ .



FIG. 5. — Band diagram and charge distribution in a cross-section of the structure.

In this case, the gate threshold voltage  $V_{\rm T}$ , defined by the existence of a single point of the semiconductor showing a carrier density *n* equal  $N_{\rm D}$ , is :

$$V_{\rm T} = V_{\rm bi} - \frac{qN_{\rm D}}{2\,\varepsilon_0\,\varepsilon_{\rm s}} \times \left[ d - \left( \sqrt{\frac{2\,\varepsilon_0\,\varepsilon_{\rm s}}{qN_{\rm D}}} \frac{N_{\rm t}}{N_{\rm D}} (\varphi_{\rm D} - V_{\rm SU}) - \frac{\sigma_{\rm SS}}{qN_{\rm D}} \right) \right]^2 \quad (1)$$

where  $V_{bi}$  and  $\varphi_D$  are respectively the gate — N layer and the N layer — S.I. built-in potentials.

The drain current at low drain voltage  $V_{\rm D}$ , for the ranges  $V_{\rm SU} \leq V_{\rm SUL}$  and  $V_{\rm T} \leq V_{\rm G} \leq V_{\rm bi}$ , in the hypothesis of an abrupt space charge-electrically neutral channel boundary, is :

$$I_{\rm D}|_{V_{\rm D}\to 0} = q N_{\rm D} \,\mu_0 \, \frac{Zd}{L} \,\times$$

$$\times V_{\rm D} \left[ 1 - \frac{1}{d} \left( \sqrt{\frac{2 \varepsilon_0 \varepsilon_{\rm s}}{q N_{\rm D}}} \frac{N_{\rm t}}{N_{\rm D}} (\varphi_{\rm D} - V_{\rm SU}) - \frac{\sigma_{\rm ss}}{q N_{\rm D}} \right) \right] \times \\ \times \left[ 1 - \sqrt{\frac{V_{\rm bi} - V_{\rm G}}{V_{\rm bi} - V_{\rm T}}} \right].$$
(2)

In the cases (i, ii, iii), this relation is reduced to  $(V_{\text{TL}} \leq V_{\text{G}} \leq V_{\text{bi}})$ :

$$I_{\rm DL} \mid_{V_{\rm D} \to 0} = q N_{\rm D} \,\mu_0 \, \frac{Zd}{L} \, V_{\rm D} \bigg[ 1 - \sqrt{\frac{V_{\rm bi} - V_{\rm G}}{V_{\rm bi} - V_{\rm T}}} \bigg] \quad (3)$$

with

$$V_{\rm TL} = V_{\rm bi} - \frac{q N_{\rm D} d^2}{2 \, \varepsilon_0 \, \varepsilon_{\rm s}} \,.$$
 (4)

In the four cases, the gate capacitance expression  $(V_{\rm G} > V_{\rm TL} \text{ or } V_{\rm G} > V_{\rm T})$  is :

$$C = ZL \ \sqrt{\frac{q\varepsilon_0 \ \varepsilon_s N_{\rm D}}{2(V_{\rm bi} - V_{\rm G})}} \,. \tag{5}$$

3. Application to the determination of the parameters. — (i) The built-in potential  $V_{\rm bi}$  and the donor concentration  $N_{\rm D}$  are deduced from the variations of  $1/C^2$  as a function of  $V_{\rm G}$ , for  $V_{\rm G} > V_{\rm TL}$  or  $V_{\rm G} > V_{\rm T}$ .

(ii) The variations of  $I_D$  as a function of  $\sqrt{V_{bi} - V_G}$ , for a given value  $V_{su}$ , is linear with a slope equal to  $k\mu_{0.2}/N_D$  and a X axis intersection equal to  $\sqrt{V_{bi} - V_T}$ .

 $k\mu_0 \sqrt{N_D}$  and a X axis intersection equal to  $\sqrt{V_{bi}} - V_T$ . (iii) The variations of the quantity  $\sqrt{V_{bi}} - V_T$  as a function of  $\sqrt{\varphi_D - V_{su}}$  (Fig. 6) present two linear regions and give the quantities

$$\sqrt{\frac{N_{t}}{N_{D}}}, \frac{qN_{D}d^{2}}{2\epsilon_{0}\epsilon_{s}}, \frac{\sigma_{ss}}{\sqrt{2qN_{D}\epsilon_{0}\epsilon_{s}}}.$$

$$\frac{\sqrt{V_{bi}-V_{T}}}{\sqrt{V_{bi}-V_{T}}} (\sqrt{1/2})$$

$$T = 21^{\circ}C$$

$$\frac{\sqrt{qN_{D}d^{2}}}{\sqrt{\sqrt{2qN_{D}\epsilon_{0}\epsilon_{s}}}}$$

$$\frac{\sqrt{\sqrt{qN_{D}d^{2}}}}{\sqrt{\frac{qN_{D}d^{2}}{2\epsilon_{0}\epsilon_{s}}}} \sqrt{\frac{\sqrt{p}-V_{su}}{\sqrt{p}-V_{su}}} \sqrt{\frac{\sqrt{p}-V_{su}}{2\epsilon_{0}\epsilon_{s}}} \sqrt{\frac{\sqrt{p}-V_{su}}{2\epsilon_{0}\epsilon_{s}}}} \sqrt{\frac{\sqrt{p}-V_{su}}{2\epsilon_{0}\epsilon_{s}}} \sqrt{\frac{\sqrt{p}-V_{su}}{2\epsilon_{0}\epsilon_{s}}}} \sqrt{\frac{\sqrt{p}-V_{su}}{2\epsilon_{0}\epsilon_{s}}}} \sqrt{\frac{\sqrt{p}-V_{su}}{2\epsilon_{0}\epsilon_{s}}} \sqrt{\frac{\sqrt{p}-V_{su}}{2\epsilon_{0}\epsilon_{s}}}} \sqrt{\frac{\sqrt{p}-V_{su}}{2\epsilon_{0}\epsilon_{s}}}} \sqrt{\frac{\sqrt{p}-V_{su}}{2\epsilon_{0}\epsilon_{s}}}} \sqrt{\frac{\sqrt{p}-V_{su}}{2\epsilon_{0}\epsilon_{s}}}} \sqrt{\frac{\sqrt{p}-V_{su}}{2\epsilon_{0}\epsilon_{s}}}}$$

FIG. 6. — Experimental variations of the square-root of  $(V_{\rm bi} - V_{\rm T})$ as a function of the square-root of  $(\varphi_{\rm D} - V_{\rm su})$ . Application to the parameters determination. Structure T317 N° 2 ( $L = 50 \ \mu$ m).

An example of the parameters values calculated from these quantities (Thomson CSF 310-6 layer) is :  $N_{\rm D} = 7.6 \times 10^{16} \,{\rm cm^{-3}}$ ,  $V_{\rm bi} = 0.75 \,{\rm V}$ ,  $d = 0.25 \,{\rm \mu m}$ ,  $\mu_0 = 3\,900 \,{\rm cm^2} \cdot {\rm V^{-1}} \cdot {\rm S^{-1}}$ ,  $N_{\rm t} = 1.9 \times 10^{15} \,{\rm cm^{-3}}$ ,  $\sigma_{\rm ss} = 6 \times 10^{-4} \,{\rm cb. cm^{-2}}$ . 4. Effects on the FET electrical characteristics. — The time response of the space-charge in the S.I. is responsible for the low-frequency output admittance relaxation phenomenon [7]. One of the most important



FIG. 7. — Low temperature DC drain current as a function of the drain voltage  $T_a = -196$  °C. 1 : initial drain voltage increase; 2, 3 : two following decrease and increase of drain voltage (depending on  $V_D$  max reached during 1) 7.1 : Unbuffered device. 7.2 : Buffered device.

effects of this space-charge is the current-voltage characteristic looping and bumping. An example, at nitrogen liquid temperature, is given (Fig. 7.1). The curve 1 corresponds to the first drain voltage increase and to the build-up of the space-charge in the S.I. and its image space-charge in the semiconductor. The frozen space-charge acts as a fixed charge and controls the following increasing and decreasing drain voltage characteristics (curves 2 and 3). These effects are greatly reduced in FET with a high-resistivity buffer layer [8] (Fig. 7.2). But, due to leakage in the buffer layer, these FETs present high subthreshold current [9] (Fig. 8).



FIG. 8. — *Classical* and subthreshold drain currents in a buffered and an unbuffered devices showing the current leakage effect through the buffer layer.

Thus, though the multi-layer technology improves the RF performances, it must be forbidden in highspeed switching logic circuits which need good blocking characteristics.

5. Conclusion. — A way to determine the parameters of N<sup>+</sup> epilayer on semi-insulating substrate is proposed. It consists in a substrate bias which acts on the electrostatic configuration of the semiconductorsemi-insulating interface. The physical origin of the deep centers  $N_t$  and the interface charge  $\sigma_{ss}$  are unknown though these deep centers are related to chromium [10]. The current-voltage characteristic looping and the low-frequency relaxation phenomenon are finally related to the semi-insulating space-charge.

#### References

- [1] BARRERA, J., 5th Biennal Cornell Electrical Conf. II.3 (1975) 135.
- [2] DUCHEMIN, J. P., BONNET, M., HUYGHE, D., Rev. Techn. Thomson CSF 9 (1977) nº 4, 685.
- [3] HOOPER, W. W., CAIRNS, B. R., Technical Report AFAL-TR-69-30 (1969) 28.
- [4] LEHOVEC, K., ZULEEG, R., Gallium arsenide and related compounds, Inst. Phys. Conf. Ser. nº 24 (1975) 292.
- [5] TANIMOTO, M., SUZUKI, K., ITOH, T., IKOMA, T., YANAI, H., KAUFMANN, L. M. F., NIEVENDICK, W., HEIME, K., 6th ESSDERC, München, B4 (1976).
- [6] YOKOHAMA, N., SHIBATOMI, A., OHKAWA, S., FUKUTA, M.,

ISHIKAWA, Gallium arsenide and related compounds, Inst. Phys. Conf. Ser. nº 33b (1977) 201.

- [7] ROSSEL, P., TRANDUC, H., GRAFFEUIL, J., AZIZI, C., Revue Phys. Appl. 12 (1977) 1679.
- [8] NOZAKI, T., OGAWA, M., TERAO, H., WATANABE, H., Gallium arsenide and related compounds, Inst. Phys. Conf. Ser. nº 24 (1975) 46.
- [9] AZIZI, C., ROSSEL, P., TRANDUC, H., GRAFFEUIL, J., C. R. Hebd. Séan. Acad. Sci. Paris (1977) B 285 145.
- [10] HOUNG, Y., Stanford University, Ph.D. Thesis (1977) p. 44.
- [11] BREWER, R. J., Solid State Electron. 18 (1975) 1013.