

# POWER MOS FET MODELS FOR "SWITCHING" CIRCUITS

P. Rossel, R. Maimouni, M. Belabadia, Henri Tranduc, C. Cordonnier, M.

Bairanzade

# ► To cite this version:

P. Rossel, R. Maimouni, M. Belabadia, Henri Tranduc, C. Cordonnier, et al.. POWER MOS FET MODELS FOR "SWITCHING" CIRCUITS. Journal de Physique Colloques, 1988, 49 (C4), pp.C4-621-C4-624. 10.1051/jphyscol:19884129. jpa-00227865

# HAL Id: jpa-00227865 https://hal.science/jpa-00227865

Submitted on 4 Feb 2008

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

#### POWER MOS FET MODELS FOR "SWITCHING" CIRCUITS

P. ROSSEL\*, R. MAIMOUNI<sup>\*\*\*</sup>, M. BELABADIA<sup>\*</sup>, H. TRANDUC<sup>\*</sup>, C.E. CORDONNIER<sup>\*\*</sup> and M. BAIRANZADE<sup>\*\*</sup> <sup>\*</sup>LAAS du CNRS, 7, Av. du Colonel Roche, F-31077 Toulouse Cedex, France <sup>\*\*</sup>MOTOROLA Semiconducteurs, Le Mirail, BP 1029, F-31023 Toulouse Cedex, France <sup>\*\*\*</sup>Faculté de Sciences, Oujda, Maroc

<u>RESUME:</u> Un modèle compact du transistor VDMOS de puissance, compatible avec le logiciel "SPICE2", est proposé En tant qu'applications, le transistor est "simulé" en régime de commutation sur des charges résistives et inductives et les résultats obtenus sont validés par des mesures expérimentales.

<u>ABSTRACT:</u> A compact model of the Power VDMOS Transistor compatible with the circuit simulator "SPICE2" is described in this article. This model is applied to the simulation of switching circuit with resistive and inductive loads; comparisons with experimental results are presented.

### I. INTRODUCTION:

In the Power Mosfet area, several suggestions on equivalent circuit have been recently published by International Rectifier [1], Motorola, RCA [2] Siemens [3] and the Washington University [4]. It consist in rather specific models obtained by identification of some electrical characteristics: for a given model, the application domain is not valid simultaneously for DC and dynamic operation, as well as for resistive and inductive loads. These models can use two active components from the SPICE library which are the MOS and the JFET; the use of the later for simulating the "quasi-saturation" phenomenon [5, 6] is no more useful, today,for the modeling as actual structures are optimized in which this phenomenon now appears only for drain current level over the nominal current rating:

In this paper, we describe a basic but accurate model for switching circuits with resistive and inductive loads. This model is compatible with the well known "SPICE" software. It works as well as with low voltage structures (one hundred of volts) of both standard and Logic Level (L<sup>2</sup>FET [5] with a nominal gate source voltage of 5 volts) types, with medium voltage (100 - 500 volts) and high voltage devices (>500 volts). Its configuration is based on a more complete but also more difficult to handle model [8-10] whose parameters are all related to the physical properties and topology of the VDMOS transistor. Their values can be obtained from datasheets and thanks to some "classic" measurements. It must be pointed out that this model takes into account the high degree of non linearity of the gate-drain and drain-source capacitors and also some short channel effects (variable mobility, etc...) which mainly prevail in the low and medium voltage structures.

### II - DESCRIPTION OF THE VDMOS TRANSISTOR MODEL:

### II-1- VDMOS'T structure and model topology:

The model structure is directly related to the power VDMOS geometrical topology (see Fig.1). We can notice on the schematic: i) the intrinsic transistor (conduction channel) represented by the current generator Jd, ii) the n-type layer between the p wells with the access resistance Ra to the channel and the highly non linear gate-drain capacitor Cgd, i.e. the depletion capacitor Cd in series with the thin gate oxide capacitor Cgdmax, iii) the low doped n-type epitaxial bulk accounted for by the drift resistance Rd, the pn junction capacitor Cds with the p well and the internal body diode Dbody, iv) the gate metallization covering over the N<sup>+</sup> source diffusion which creates, through the thin and thick oxide, a constant parasitic capacitor Cgso. When the MOS transistor goes through a switching phase, all the three different modes: Blocked, Ohmic and Saturation, are involved. The model (see Fig. 2) takes into account these three functioning modes. In the figure 2, the conduction channel under the gate, i.e. the intrinsic transistor, is described by the current generator Jd and the non linear capacitors C1 and C2.

In the "Ohmic" mode (i.e. Vd < Vp), the current Jd as approximated from the general formulation, is given by:

(1) 
$$Jd = \frac{Kp}{(1+(Vg-VT)/psi)(1+Vd/L.EO)} ((Vg-VT)Vd - 0.5 Vd^2)$$

with Kp =  $\mu_0(Z/L)$ .Cox, where  $\mu_0$  is the carrier mobility at low electric field level, Z the channel perimeter, L the channel length, Cox the gate oxide capacitor per unit area, Vg and Vd the gate-source and drain-source potentials, VT the threshold voltage. "psi" and L.EO are the potentials related to the effect of the transverse and longitudinal electric fields on the carrier mobility in the channel (i.e. transverse roll-off limitation and longitudinal velocity saturation). The capacitors C1 and C2 can be considered as equal and are approximated to (Cox.Z.L)/2 [10].

In the "Saturation" mode (i.e.  $Vd \ge Vp$ ), the drain voltage Vp corresponding to the onset of the channel pinch-off, assuming a perfect current saturation i.e. there is no effect of channel length modulation [11], is given by:

<sup>(\*)</sup> Ce travail est soutenu au L.A.A.S. du C.N.R.S. partiellement par le C.N.E.T. (contrat 87 8B 075 790 9245 LAB/ICM/TOH) et par le GRECO/CNRS Electrotechnique.

(2) 
$$Vp = L.EO\left(\left(1+2\frac{Vg-VT}{L.EO}\right)^{1/2}-1\right)$$

In that mode, the channel is plinched and "disappears" on the drain side, so does the capacitor C1, and C2 takes a value close to 2/3 Cox.Z.L [8,9].

In the "Blocked" mode (i.e. Vg < VT), the drain current will theoretically be null as the "subthreshold" current is neglected, and the intrinsic transistor is reduced to one element: the oxide capacitor Cgsb. Although this is a distributed capacitor over the whole P region, we suppose it, for the model, located between the gate and source electrodes (Cgsb=Cox.Z.L).

We complete the model with the source inductance Ls which can induce an important feed-back effect from the output to the input. The static parameters are Kp, VT, psi, L.EO, Ra and Rd; they can be obtained by a classical way with low and high level drain voltage measurements [12]. The dynamic parameters are Rg, C1, C2, Cgso, Cgsb, Cgd, Cds and Ls, they can be partially obtained with an original method developed previously [10], based on the constant current gate charge relation. II-2-<u>Implantation of the model for SPICE program:</u>

This VDMOS transistor model cannot be described by a single component of the SPICE library so it is necessary to build a macro-component (sub-circuit) in which each element (non linear capacitor, current generator, etc.) is a part of this library. Then the current generator Jd is represented by the MOS model level 1 or 3, and the non linear capacitors Cds and Cd thanks to the transition capacitances of the diode model. The elements Cgsb, Cgso, C2 are represented by an unique capacitor Cgs; this one is constant in a first order approximation as for Ra and Rd too. The capacitor C1 acts-only in the "ohmic" mode so it can be neglected for the purpose of simulation. The remaining SPICE parameters are defined as: VMAX / MUO = EO and THETA=1/psi. The macro model obtained is shown in Fig. 3. We propose two solutions: i) the first one is what we call the "Switch Solution" because in order to simulate the non linearity of the Miller capacitance Cgd, we use alternately two components: a diode Cd\* and a capacitor Cgdmax which are switched thanks to two transistors M2,3 of the model level 1, ii) the second one requires less components but an initialization procedure to set up the static bias of the middle node of the two capacitors in series Cgdmax and Cd. This second model is much faster in CPU time than the first one as the transistor number is decreased by a three fold, but because of its initialization step, it cannot be set up as a "black-box" sub-circuit. The related listings can be supplied by the authors.

## **III. APPLICATION OF THE MODEL IN A SWITCHING CONFIGURATION:**

### III-1- Basic considerations on the device operation:

Beside the direct mode, the model takes account of the behaviour of the device within the third quadrant of the output electrical characteristics (Fig.4); this operating mode is useful for the modeling of applications such as synchronous rectifiers, power energy converters and controls, in particular, those without "free-wheeling" diodes. In this case, the current is shared by both the MOS conduction channel and the "body" diode. It is worthy to notice that, at "low level" current (i.e. compared to the device rated continuous current), the channel contribution decreases noticeably the conduction losses whereas, at higher level, the resistivity modulation of the drain epilayer by the diode holes injection allows an overall series resistance noticeably lower than the MOS on-state resistance RON from a 1:2 to 1:20 factor for 60V to 1000V device voltage ratings. Thus the "body" diode is differentiated from the element Cds in the model.

### III-2- Switching operation :

We use here our model in a switching configuration (see Fig.5) and look at the gate-source VGS, drain-source VDS voltages and drain current ID. The electrical characteristics are simulated under SPICE "transient analysis" option, and compared to experimental temporal waveforms, as well as for low voltage products (MTP25N06L - 60 volts) and for high voltage ones (MTH5N100 -1000 volts).

### III-2-1- Resistive switching (LD=0)

As one can see on the figure 6, the simulation waveforms agree well with experimental results. If we look closer at the switching times ton and toff, we notice a difference less than 10% between the measured and simulated values for all the different devices studied.

### III-2-2- Inductive switching (RD=0) :

This test is more realistic since it covers a lot of applications : motor drive, converters etc... The obtained waveforms are quite different from those studied previously on resistive loads and depend on how big the time constant LD/(RD + RON) is. Furthermore, as the inductive load LD on the transistor drain can induce very high voltage spikes at turn off, the transistor is usually clamped by several different ways : "free wheel" diode, SNUBBER, Zener clamp etc....

At first, we have verified that the model, without any protection on the drain, allows to forecast the voltage spike value on the drain. But usually the device is protected by a clamp between drain and source, so the overvoltage is limited to a value below the breakdown voltage of the MOS'T. The waveforms we got in this configuration are shown in Fig.7a. Fig.7b demonstrate the good precision of the simulation for both the voltage-current values and waveforms. The overvoltage is accounted for by the transient factor LD.dlD/dt which can be very high.The drain voltage remains equal to Vclamp as long as there is energy to dissipate in the load LD. As soon as it reaches its clamping value, the drain current falls very sharply. The time needed for this current to fall to zero (as it is setting up in the clamp) depends on the device characteristics (mainly its source inductance Ls), on the initial peak value of the current and on the clamp used. Depending on how big the overvoltage is, we can notice some oscillations of the drain voltage whose period is related to the RLC series circuit elements: the load LD, the drain-source Cds and gate-drain Cgd capacitors, the damping resistances RD, RON and RG.

From a practical point of view, it is important to notice that a transient current flows into the gate resistance RG; the current value is proportional to dVDG/dt. Thus a transient gate voltage is set up by the ohmic drop through RG. Particularly, if the RG

resistance has a rather big value, the oscillations can bring a too high (dangerous) gate voltage well beyond the absolute ratings of the transistor.

#### **IV. CONCLUSION:**

We have shown here a model for VDMOS power transistors (working in switching mode) applicable to the analog circuit simulator U.C. Berkeley's SPICE2: it is obtained from a previous and more complete model I8-101. The SPICE macro-component requires five static "elements": M1(Jd), Dbody, Rd, Ra, Rs, and six dynamic ones: Codmax, Cd, Cos, Cds, Rg, Ls, The way of determining them is explained in the several reports noted in the references.

The future work will consist in: i) extending these results to other Power Mosfets devices from the Motorola TMOS™ family (actually -june 1988- a preliminary library can be furnished on request), ii) taking into account the thermal effects (at least a global manner), iii) to transfer these results to end users to check if this model feeds their needs, iv) finally, to compare this model with those existing from other laboratories: especially for implantation method, parameters extraction, accuracy, calculation speed. About this last criteria, some comparisons, even if not systematic, have been performed and show that our model is better with a factor varying from 30 to 80% compared to other proposed configurations.

#### **ACKNOWLEDGEMENTS:**

The authors thank M. NAPIERALSKA, D. ALLAIN of LAAS (Toulouse, FRANCE) for all the electrical parameters determination and switching measurements.

#### **REFERENCES:**

[1] HEXFET Power MOSFET Designer's Manual, "SPICE Computer Models for HEXFET Power MOSFETs.", International Rectifier, Chapter 24, pp 1-191, sept.1987.

[2] H. R. RONAN, F.WHEATLMEY, GE/R.C.A. SSD Mountaintop, PA 18707, "Méthode de modélisation pour MOS de puissance", Revue Electronique de [3]J. M. HANCOCK, "Enhanced Techniques for SPICE Modeling of Power MOSFETs", PCI Proceedings, pp 268,284, 1988.
[4] H.P.YEE, P.O.LAURITZEN, "SPICE Models for Power MOSFETs: An Update", IEEE, CH2504-9/88/0000-0281, 1988.

5JJ.L. SANCHEZ, M. GHARBI, H. TRANDUC, P. ROSSEL, "Quasi-Saturation Effect in High-Voltage V.DMOS Transistors", IEE Proc., Vol. 132, Pt 1, Nº1, pp. 42-46, Feb. 1985.

[6] M.N. DARWICH, "Study of Quasi-Saturation Effect in V.DMOS Transistors", IEEE Trans. on Elec. Dev., Vol. ED-33, N°11, pp. 1710-1716, Nov. 1986.

C.E. CORDONNIER "Le MOS de Puissance à niveau logique", Electronique de Puissance, N°20, pp.45-51.

[8] S. LATRECHE, "Le Transistor M.O.S. à canal vertical en régime nonlinéaire d'amplification haute fréquence de puissance", Thèse de 3ème Cycle, Université Paul Sabatier, Toulouse, 1985.

[9] G. TARDIVO "Le Transistor D.MOS vertical en amplification haute fréquence de puissance", Thèse de 3ème Cycle, Université Paul Sabatier, Toulouse, 1987.

[10] M. BELABADIA, R. MAIMOUNI, P. ROSSEL, D. MOUSSAID, G. TARDIVO, "Modèles dynamiques du transistor V.DMOS de Puissance - Application aux régimes de commutation", Rapport LAAS Nº 87149, Mai 1987.

[11] M. GAMBOA, P. ROSSEL, H. TRANDUC, T. PHAN PHAM, "Le Transistor : M.O.S. de Puissance en régime de saturation : : la résistance de saturation et les effets de faible multiplication", Rev. de Physique Appliquée, Vol. 17, Nº1, pp. 65-74, Fév. 1982.

[12] P. ROSSEL, H. TRANDUC, J.L. SANCHEZ, A. BELLAOUAR, "Détermination expérimentale des paramètres des transistors MOS", Rev. de Physique Appliquée, pp. 487-493, Août 1983.







Figure 2: Simplified model of the VDMOS power transistor in conduction (in blocked mode, Cgsb is paralleled to Cgso).



Figure 3: SPICE macro-model for VDMOS power transistors. Switch model and faster model requiring an initialization step.



Figure 4: VDMOS'T output characteristics. 600 volts transistor MTP6N60 - direct and reverse operating mode-. (VGS step: 1V, max: 6V)



Figure 5: SPICE electrical circuit for switching modeling.







Figure 7: Drain source and gate source voltage waveforms for an inductive switching with a CLAMP protection on the drain. 1000 volts transistor MTH5N100, VDD = 300V, LD = 188µH, VGG=10V, RG=50 Ohms, Vclamp = 850V, IDmax=3A. (a) Measurement (b) Simulation