

## ScAlN/GaN High Electron Mobility Transistor Heterostructures Grown by Ammonia Source Molecular Beam Epitaxy on Silicon Substrate

Caroline Elias, Sébastien Chenot, Florian Bartoli, Maxime Hugues, Yvon

Cordier

## ▶ To cite this version:

Caroline Elias, Sébastien Chenot, Florian Bartoli, Maxime Hugues, Yvon Cordier. ScAlN/GaN High Electron Mobility Transistor Heterostructures Grown by Ammonia Source Molecular Beam Epitaxy on Silicon Substrate. Physica Status Solidi A (applications and materials science), 2025, 10.1002/pssa.202400963. hal-04935622

## HAL Id: hal-04935622 https://hal.science/hal-04935622v1

Submitted on 7 Feb 2025

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



Distributed under a Creative Commons Attribution 4.0 International License

# ScAlN/GaN High Electron Mobility Transistor Heterostructures Grown by Ammonia Source Molecular Beam Epitaxy on Silicon Substrate

Caroline Elias, Sébastien Chenot, Florian Bartoli, Maxime Hugues, and Yvon Cordier\*

In this work, ammonia source molecular beam epitaxy is explored as an alternative technique to grow ScAlN/GaN high electron mobility transistor heterostructures on a silicon substrate with thin buffer layers. The effect of ScAlN barrier thickness is investigated. A transistor with a maximum drain current superior to  $1 \text{ A mm}^{-1}$  has been fabricated on a silicon substrate despite the ohmic contacts having a resistance around 1 ohm.mm, and functional transistors with barriers as thin as 10 nm have been demonstrated.

## 1. Introduction

ScAlN is a wide bandgap semiconductor with very large piezoelectric and spontaneous polarization coefficients<sup>[1,2]</sup> that induce a very high charge density at the interface with GaN.<sup>[3]</sup> Moreover,  $Sc_xAl_{1-x}N$  alloy with x = 0.14-0.18 can be grown strain-free (lattice-matched) on GaN, which makes this alloy a promising barrier layer candidate for high electron mobility transistors (HEMTs) in view of power switching and radio frequency (RF)/millimeter wave power amplifier applications.<sup>[3,4]</sup> The epitaxial growth of ScAlN/GaN heterostructures was developed by several groups using plasma-assisted molecular beam epitaxy (PA-MBE)<sup>[5-7]</sup> and metal-organic chemical vapor deposition (MOCVD).<sup>[8–11]</sup> On the one hand, PA-MBE necessitates an accurate control of the nitrogen to group-III elements ratio but it allows growth at a relatively low temperature. Recently, the resulting good control of interfaces allowed the growth of multichannel transistor structures.<sup>[12]</sup> On the other hand, MOCVD is more challenging due to the need for precursors with sufficient vapor pressure and the necessity to adapt the reactor to allow sufficient and controlled Sc incorporation into AlN. Despite its very recent history, high-performance RF-HEMTs have already been

```
C. Elias, S. Chenot, F. Bartoli, M. Hugues, Y. Cordier
Université Côte d'Azur, CNRS, CRHEA
rue Bernard Grégory, 06560 Valbonne, France
E-mail: yc@crhea.cnrs.fr
```

DOI: 10.1002/pssa.202400963

demonstrated with the epitaxial ScAlN alloy.<sup>[13,14]</sup> High-performance RF devices have been obtained on AlGaN/GaN HEMTs grown on silicon with ammoniasource MBE (NH<sub>3</sub>-MBE)<sup>[15,16]</sup> but in spite of few papers reporting on ScGaN,<sup>[17]</sup> there was no report about ScAlN grown by this technique until the publication of our first study.<sup>[18]</sup> In the present work, the electrical properties of ScAlN/GaN heterostructures grown by NH<sub>3</sub>-MBE are studied. The structures are grown under nitrogen-rich condi-

tions, which makes the growth easier to master compared to PA-MBE. The electrical properties of the heterostructures are studied with capacitance-voltage (C–V) and Hall effect measurements. Functional transistors with barrier thicknesses of 25 and 10 nm are demonstrated.

## 2. Experimental Section

The samples were grown in a Riber Compact 21T reactor equipped with effusion cells for gallium, aluminum, and scandium, while ammonia was provided via an injector with a flow rate of 200 sccm. For all the samples, the temperatures of the scandium and the aluminum effusion cells were kept constant at 1200 and 1070 °C, corresponding to beam equivalent pressures of  $1.1 \times 10^{-8}$  and  $1.0 \times 10^{-7}$  Torr, respectively. The samples were grown on 2 in. diameter Si(111) substrate with the buffer structures depicted in Figure 1. In these structures, the AlN layer was nucleated at 650 °C and growth temperature was ramped up to 920 °C for the rest of the layer while  $Al_xGa_{1-x}N$  ( $x \approx 14\%$ ) and GaN layers were grown around 800 °C as usual for GaN transistor applications.<sup>[15,16]</sup> Thanks to a lower concentration of residual donors, NH<sub>3</sub>-MBE permits to achieve high resistivity GaN buffer layers, which is critical for HEMTs.<sup>[19]</sup> Prior to the barrier growth, a 1 nm-thick AlN interlayer is deposited to reduce the penetration of the two-dimensional electron gas (2DEG) wave function into the barrier and limit the alloy scattering responsible for electron mobility degradation. In order to facilitate the direct characterization of the barrier, the HEMT structures were not capped with in situ grown layers such as GaN, AlN, or SiN. However, ScAlN is prone to oxidation. Considering the effective ScAlN barrier thickness is reduced by roughly 2 nm due to the generation of a surface oxide layer, the total barrier thickness is close to the nominal thickness of ScAlN. The ScAlN barrier was grown at 670 °C, the optimum temperature determined in our previous study.<sup>[18]</sup> The elemental composition of the  $Sc_xAl_{1-x}N$  alloy x = 15% was

The ORCID identification number(s) for the author(s) of this article can be found under https://doi.org/10.1002/pssa.202400963.

<sup>© 2025</sup> The Author(s). physica status solidi (a) applications and materials science published by Wiley-VCH GmbH. This is an open access article under the terms of the Creative Commons Attribution License, which permits use, distribution and reproduction in any medium, provided the original work is properly cited.





**Figure 1.** Cross-sectional views of a) the 25 nm and b) the 10 nm barrier HEMT grown on silicon.

determined using X-ray photoelectron spectroscopy (XPS) with an aluminum source and confirmed by secondary ion mass spectroscopy (SIMS) on dedicated calibration samples. The crystalline quality of the epitaxial films and especially the ScAlN barrier was assessed using X-ray diffraction (XRD)  $\omega$  scans (rocking curves) for symmetric (002) and asymmetric (103) reflections. Tapping mode atomic force microscopy (AFM) was used to evaluate the surface roughness of the grown samples. The 2DEG density induced at the barrier/GaN interface was deduced from C-V measurements performed with a mercury probe. Devices for electrical tests were fabricated with a photolithography process similar to the one previously developed for AlGaN/GaN HEMTs<sup>[20]</sup> and now starting with chlorine-based inductive coupled plasma reactive ion etching (ICP-RIE) followed by e-beam evaporation and 30 s duration rapid thermal annealing (RTA) of Ti/Al/Ni/Au ohmic contacts and deposition of Ni/Au Schottky contacts and access pads for on-wafer measurements with a probe station. Two Keithley 4200 source meters and an Agilent 4284A LCR meter were used for I-V and C-V measurements respectively.

#### 3. Results

An example of the surface morphology of grown samples is shown in **Figure 2**. For  $5 \times 5 \,\mu\text{m}^2$  scans, it is mainly determined by the kinetic roughening of GaN that generates micrometer diameter mounds with a resulting root mean square (rms) roughness of about 1.5 nm. At a smaller scale ( $0.5 \times 0.5 \,\mu\text{m}^2$ ), the surface morphology of the 25 nm thick ScAlN film is revealed and consists of about 20 nm diameter patterns similar to the ones



Table 1. Structural properties of the studied structures.

| Sample                                    | XRD FWHM ScAIN<br>(002)/GaN (002) | XRD FWHM ScAlN<br>(103)/GaN (302) |
|-------------------------------------------|-----------------------------------|-----------------------------------|
| 25 nm barrier on Si(111)                  | 0.63°/0.29°                       | 0.89°/1.0°                        |
| 25 nm barrier on sapphire <sup>[18]</sup> | 0.17°/0.10°                       | 0.20°/0.14°                       |
| 0 nm barrier on Si(111)                   | 0.76°/0.31°                       | 1.06°/1.17°                       |
|                                           |                                   |                                   |

observed for films grown on thick GaN buffer layers on sapphire substrate<sup>[18]</sup> with a rms roughness of 0.44 nm. On the 10 nm barrier structure, such patterns tend to vanish and the roughness is reduced to 0.3 nm. The full width at half maximum (FWHM) of XRD  $\omega$  scans peaks around the (002) and (103) diffraction planes of ScAlN are reported in Table 1, as well as the ones for (002) and (302) diffraction planes of GaN. The FWHM for (002) reflections is more sensitive to threading dislocations with a tilt component Burgers vector (c type dislocations) while for (103) and (302) it is more sensitive to threading dislocations with twist components (*a* and a + c type dislocations). The FWHM values obtained for a reference structure previously grown on a GaN-on-sapphire template with a threading dislocation density around  $4 \times 10^8$  cm<sup>-2</sup> are also shown.<sup>[18]</sup> As shown in Table 1, the comparison of both thick barrier structures reveals diffraction peaks with FWHMs proportional to the ones of GaN. On the silicon substrate, the threading dislocation density in the thin GaN buffer layer is around 10<sup>10</sup> cm<sup>-2</sup> which is considerably larger than on sapphire and explains noticeably larger FWHM values. The 10 nm ScAlN barrier shows even broader diffraction peaks, but according to Debye-Scherrer formalism, the fact that the FWHM values are increased by about 12% only in spite of a thickness reduction by a factor of 2.5 indicates that the crystal quality of the thinner barrier is better than the one of the 25 nm barrier.

The presence of a 2DEG at the interface between the barrier and GaN is attested by the presence of a capacitance plateau as shown in **Figure 3**. The charge density calculated by the integration of the capacitance from pinch-off up to a given bias is also reported. At  $V_g = 0$  V, it reaches around  $4 \times 10^{13}$  cm<sup>-2</sup> and  $3.1 \times 10^{13}$  cm<sup>-2</sup> for the 25 nm and the 10 nm barrier HEMT respectively while the pinch-off voltage ranges from -20 to -7 V.

The first attempts to make ohmic contacts on the 25 nm barrier HEMT heterostructure with an RTA step at 750 °C failed, but a second annealing at 800 °C enabled to reach a contact resistance below 2 ohm.mm for some parts of the sample. Despite



**Figure 2.** AFM views of the surface of HEMTs grown on silicon. a,b) 25 nm barrier with  $5 \times 5 \,\mu\text{m}^2$  scan (z-scale 10 nm) and  $0.5 \times 0.5 \,\mu\text{m}^2$  scan (z-scale 5 nm) respectively. c) 10 nm barrier with  $0.5 \times 0.5 \,\mu\text{m}^2$  scan (z-scale 5 nm).





**Figure 3.** C-V measurements performed at 10 kHz with a mercury probe on as-grown sample with a) 25 nm and b) 10 nm barrier.

these large resistances, a saturated drain current  $I_{ds}$  superior to  $1 \,\mathrm{A}\,\mathrm{mm}^{-1}$  (at  $V_{gs} = 0 \,\mathrm{V}$ ) and a total on-resistance Ron below  $6\,\Omega\,\text{mm}^{-1}$  have been achieved for a transistor with a  $2 \,\mu\text{m} \times 150 \,\mu\text{m}$  gate and  $9 \,\mu\text{m}$  source-drain spacing (Figure 4a). This is typically twice the current density we generally achieved on AlGaN/GaN HEMTs. For instance, a similar process on a structure with a 21 nm thick  $Al_xGa_{1-x}N$  (x = 30-31%) barrier on 1 nm AlN achieved a contact resistance of  $0.6\,\Omega\,\text{mm}^{-1}$  but a maximum drain current  $I_{\rm ds}\,{=}\,533\,\rm mA\,mm^{-1}$  at  $V_{\rm gs}\,{=}\,0\,\rm V.^{[20]}$ At  $V_{ds} = 6 V$ , the maximum transconductance of the ScAlN barrier transistor is 100 mS mm<sup>-1</sup> whereas the one of the AlGaN barrier one was around 120 mS mm<sup>-1</sup>. On the 10 nm barrier heterostructure, a single RTA step at 750 °C produced ohmic contacts with resistances ranging from 4 to  $10 \,\Omega \,\text{mm}^{-1}$ . Despite the drain current (Figure 4b) being limited by such contact resistances (maximum  $I_{\rm ds}$  of about 200 mA mm<sup>-1</sup> at  $V_{\rm gs} = 0$  V, maximum transconductance of 72 mS mm<sup>-1</sup> at  $V_{ds} = 5$  V, and total on-resistance  $R_{\rm on} = 13 \,\Omega \,{\rm mm}^{-1}$ ), the transistors are functional with low leakage currents remaining below 1 A mm<sup>-1</sup> up to  $V_{\rm ds} = 100$  V, a bias limit imposed by the buffer breakdown voltage as shown in Figure 5. This result is encouraging since leakage is a concern for ScAlN barrier HEMTs.<sup>[21]</sup> Another concern is the discrepancy we can notice for the pinch-off voltage of processed devices compared to values initially recorded by mercury-probe C-V. Measurements performed on 100 µm diameter circular Schottky diodes processed jointly with transistors



www.pss-a.com

**Figure 4.** DC output characteristics  $I_{ds}(V_{ds}, V_{gs})$  of 2 µm gate transistors with 9 µm source-drain spacing fabricated on the ScAlN/GaN HEMT grown with a) a 25 nm and b) a 10 nm barrier.



Figure 5. Three-terminal off-state leakage currents of 2  $\mu$ m gate transistors with 9  $\mu$ m source-drain spacing fabricated on the ScAlN/GaN HEMT grown with a 10 nm barrier. The GaN-on-Si buffer leakage current is also represented.

reveal a noticeable shift of the pinch-off voltage accompanied by an increase of the capacitance attesting to a significant reduction of the barrier thickness (**Figure 6**). Such change is probably due to the lack of stability of the scandium oxide formed at the surface with respect to chemical products like the photoresist developer. As a result, the charge density in the fabricated devices is reduced to about  $3 \times 10^{13}$  cm<sup>-2</sup> and  $2 \times 10^{13}$  cm<sup>-2</sup> for the 25 nm and the 10 nm barrier HEMT respectively, consistent with the 2DEG sheet carrier concentration measured by Hall effect. Thus, a capping strategy will be necessary to benefit the very high carrier density achievable in such heterostructures. ADVANCED SCIENCE NEWS \_\_\_\_\_ www.advancedsciencenews.com





**Figure 6.** Comparison of C–V measurements performed with a mercury probe (Hg probe) on as-grown sample (continuous lines) and on a 100  $\mu$ m diameter circular diode (dashed lines) for a) 25 nm and b) 10 nm barrier HEMTs.

## 4. Conclusion and Perspectives

As was the case for the AlGaN/GaN system, the present study shows that ammonia source MBE can be considered as an alternative technique to grow ScAlN/GaN HEMTs on a silicon substrate. In the present work, the heterostructures have been grown with thin buffer layers. Despite the difficulties in achieving low resistance ohmic contacts, transistors with drain current superior to 1 A mm<sup>-1</sup> have been fabricated on a thick barrier HEMT structure. The regrowth of highly doped GaN ohmic contacts could be envisaged to reduce contact resistances<sup>[22]</sup> and to achieve even larger currents, especially for thin barrier structures, but a priority will be a capping strategy to protect ScAlN from etching during the device process. According to Manz et al.<sup>[8]</sup> in situ deposited Si<sub>3</sub>N<sub>4</sub> may be an interesting way for this purpose. On the other hand, limited drain and gate leakage currents were obtained for a transistor fabricated on a resulting sub-10 nm barrier whose breakdown seems limited by the leakage in the thin buffer layer. The growth of such HEMT on a more robust thin<sup>[23]</sup> or thick<sup>[24]</sup> buffer may be a way to answer the question if the leakage is limited by defects in the barrier or by the buffer itself.

#### Acknowledgements

This work was supported in part by the European Project GaN4AP (Gallium Nitride for Advanced Power Applications). The project has received funding from the Electronic Component Systems for European Leadership Joint Undertaking (ECSEL JU), under grant agreement no. 101007310. This Joint Undertaking receives support from the European Union's Horizon 2020 research and innovation program and Italy, Germany, France, Poland, Czech Republic, Netherlands. It was also supported by the French National Research Agency (ANR) through the "Investissements d'Avenir" program GaNeX (ANR-11-LABX-0014), and the French technology facility network RENATECH.

## **Conflict of Interest**

The authors declare no conflict of interest.

## **Data Availability Statement**

The data that support the findings of this study are available from the corresponding author upon reasonable request.

## Keywords

high electron mobility transistors, molecular beam epitaxy, scandium aluminum nitride

Received: December 2, 2024 Revised: January 9, 2025 Published online:

- [1] M. A. Moram, S. Zhang, J. Mater. Chem. A 2014, 2, 6042.
- [2] M. A. Caro, S. Zhang, T. Riekkinen, M. Ylilammi, M. A. Moram, O. Lopez-Acevedo, J. Molarius, T. Laurila, J. Phys.: Condens. Matter. 2015, 27, 245901.
- [3] T. E. Kazior, E. M. Chumbes, B. Schultz, J. Logan, D. J. Meyer, M. T. Hardy, in *IEEE MTT-S Inter. Microwave Symp.*, IEEE, Piscataway, NJ 2019, pp. 1136–1139.
- [4] M. T. Hardy, B. P. Downey, N. Nepal, D. F. Storm, D. S. Katzer, D. J. Meyer, *Appl. Phys. Lett.* 2017, 110, 162104.
- [5] M. T. Hardy, E. N. Jin, N. Nepal, D. S. Katzer, B. P. Downey, V. J. Gokhale, D. F. Storm, D. J. Meyer, *Appl. Phys. Express* **2020**, *13*, 065509.
- [6] J. Casamento, C. S. Chang, Y. T. Shao, J. Wright, D. A. Muller, H. Xing,
   D. Jena, *Appl. Phys. Lett.* **2020**, *117*, 112101.
- [7] P. Wang, D. Arto Laleyan, A. Pandey, Y. Sun, Z. Mi, Appl. Phys. Lett. 2020, 116, 151903.
- [8] C. Manz, S. Leone, L. Kirste, J. Ligl, K. Frei, T. Fuchs, M. Prescher, P. Waltereit, M. A. Verheijen, A. Graff, M. Simon-Najasek, F. Altmann, M. Fiederle, O. Ambacher, *Semicond. Sci. Technol.* 2021, 36, 034003.
- [9] S. Leone, J. Ligl, C. Manz, L. Kirste, T. Fuchs, H. Menner, M. Prescher, J. Wiegert, A. Žukauskaite, R. Quay, O. Ambacher, *Phys. Status Solidi – RRL* 2020, 14, 1900535.
- [10] I. Streicher, S. Leone, L. Kirste, C. Manz, P. Stranák, M. Prescher, P. Waltereit, M. Mikulla, R. Quay, O. Ambacher, *Phys. Status Solidi – RRL* 2022, 17, 2200387.

**ADVANCED** SCIENCE NEWS

www.advancedsciencenews.com



- [11] I. Streicher, S. Leone, M. Zhang, T. Slimani Tlemcani, M. Bah, P. Stranák, L. Kirste, M. Prescher, A. Yassine, D. Alquier, O. Ambacher, *Adv. Funct. Mater.* **2024**, *34*, 2403027.
- [12] T.-S. Nguyen, N. Pieczulewski, C. Savant, J. J. P. Cooper, J. Casamento, R. S. Goldman, D. A. Muller, H. G. Xing, D. Jena, *APL Mater.* **2024**, *12*, 101117.
- [13] A. J. Green, N. Moser, N. C. Miller, K. J. Liddy, M. Lindquist, M. Elliot, J. K. Gillespie, R. C. Fitch Jr., R. Gilbert, D. E. Walker Jr, E. Werner, A. Crespo, E. Beam, A. Xie, C. Lee, Y. Cao, K. D. Chabak, *IEEE Electron Device Lett.* **2020**, *41*, 1181.
- [14] S. Krause, I. Streicher, P. Waltereit, L. Kirste, P. Brückner, S. Leone, IEEE Electron Device Lett. 2023, 44, 17.
- [15] P. Altuntas, F. Lecourt, A. Cutivet, N. Defrance, E. Okada, M. Lesecq, S. Rennesson, A. Agboton, Y. Cordier, V. Hoel, J.-C. De Jaeger, *IEEE Electron Device Lett.* 2015, 36, 303.
- [16] J. C. Gerbedoen, A. Soltani, S. Joblot, J.-C. De Jaeger, C. Gaquière, Y. Cordier, F. Semond, *IEEE Trans. Electron Devices* 2010, 57, 1497.

- [17] M. A. Moram, Y. Zhang, T. B. Joyce, D. Holec, P. R. Chalker, P. H. Mayrhofer, M. J. Kappers, C. J. Humphreys, *J. Appl. Phys.* 2009, 106, 113533.
- [18] C. Elias, M. Nemoz, H. Rotella, F. Georgi, S. Vézian, M. Hugues, Y. Cordier, APL Mater. 2023, 11, 031105.
- [19] Y. Cordier, F. Natali, M. Chmielowska, M. Leroux, C. Chaix, P. Bouchaib, *Phys. Status Solidi C* 2012, *9*, 523.
- [20] Y. Cordier, J.-C. Moreno, N. Baron, E. Frayssinet, S. Chenot, B. Damilano, F. Semond, *IEEE Electron Device Lett.* 2008, 29, 1187.
- P. Döring, S. Krause, P. Waltereit, P. Brückner, S. Leone, I. Streicher, M. Mikulla, R. Quay, Appl. Phys. Lett. 2023, 123, 032101.
- [22] A. J. Green, J. K. Gillespie, R. C. Fitch Jr., D. E. Walker Jr., M. Lindquist, A. Crespo, D. Brooks, E. Beam, A. Xie, V. Kumar, J. Jimenez, C. Lee, Y. Cao, K. D. Chabak, G. H. Jessen, *IEEE Electron Device Lett.* **2019**, *40*, 1056.
- [23] E. Carneiro, S. Rennesson, S. Tamariz, K. Harrouche, F. Semond, F. Medjdoub, Phys. Status Solidi A 2023, 220, 2200846.
- [24] Y. Cordier, R. Comyn, E. Frayssinet, M. Khoury, M. Lesecq, N. Defrance, J.-C. DeJaeger, *Phys. Status Solidi A* 2017, 215, 1700637.