

# Peripheral defects related to processing technique in GaN-on-GaN vertical devices

M Dagher, G Brémond, Camille Sonneville, Dominique Planson, H Haas, M R

Iretki, J Buckley, V Maurya, M Charles, J M Bluet

### ▶ To cite this version:

M Dagher, G Brémond, Camille Sonneville, Dominique Planson, H Haas, et al.. Peripheral defects related to processing technique in GaN-on-GaN vertical devices. Workshop on Nitride Semiconductors IWN 2024, Nov 2024, O'ahu (Honolulu), United States. hal-04855750

## HAL Id: hal-04855750 https://hal.science/hal-04855750v1

Submitted on 25 Dec 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

### Peripheral defects related to processing technique in GaN-on-GaN vertical devices

<u>M. Dagher<sup>1</sup></u>, G. Brémond<sup>1</sup>, C. Sonneville<sup>2</sup>, D. Planson<sup>2</sup>, H. Haas<sup>3</sup>, M.R. Iretki<sup>3</sup>, J. Buckley<sup>3</sup>, V. Maurya<sup>3</sup>, M. Charles<sup>3</sup> and J.M. Bluet<sup>1</sup>

<sup>1</sup>INSA Lyon, Ecole Centrale de Lyon, CNRS, Université Claude Bernard Lyon 1, CPE Lyon, INL, UMR5270, 69621, Villeurbanne, France <sup>2</sup>INSA Lyon, Université Claude Bernard Lyon 1, Ecole Centrale Lyon, CNRS, Ampère, 69621, Villeurbanne, France <sup>3</sup>University of Grenoble-Alpes, CEA, LETI, Minatec Campus, F-38054 Grenoble, France

In recent years, there has been a notable interest in GaN devices for power applications, particularly in the context of vertical structures such as GaN/GaN. This growing interest stems from the recognition of GaN's potential to surpass traditional semiconductor technologies like Si, SiC, and even GaN/Si. Despite the promising advancements in GaN technology, the performance of these devices can be significantly affected by the presence of defects within the material [1]. Defects, such as dislocations, vacancies, impurities (etc...) can have a huge impact on the device's reliability and efficiency [2][3]. Therefore, understanding and analyzing these defects is crucial for optimizing GaN device performance. Toward this end, DLTS (Deep Level Transient Spectroscopy) and micro-raman spectroscopy measurements were realized on GaN-on-GaN vertical Schottky diodes [4].

DLTS measurements were realized on circular GaN/GaN vertical Schottky diodes with different sizes in the range of (130-330  $\mu$ m as diameter) and the analysis of the results pointed out the existence of certain defects that could be assigned as peripheral defects related to the processing of the devices. This relation between these defects and the processing was concluded by studying the variation of the DLTS peak amplitude as a function of the diode perimeter to area ratio (P/A) (fig.1). This P/A factor makes it possible to compare the periphery effects to the volume effects and therefore to probe the influence of technological processes leading to the periphery of the diode.

For instance, the DLTS peak amplitude of the defects Ec - 0.23 eV and Ec - 0.26 eV shows a linear increase with the factor P/A in the range between 121 and 308 cm<sup>-1</sup> (fig.2) This demonstrate that these 2 levels originate mainly from the periphery of the diode and could be clearly attributed to the technology process of mesa etching or from the following passivation process. On the other hand, the DLTS peak amplitude of a common well-known defect attributed to Fe impurity [5][6] in GaN, whose energy level is located at Ec-0.55 eV, shows almost no variation depending on the factor P/A demonstrating its expected volume origin (fig.2).

Further investigations on other diode devices (PiN and Schottky) are in progress and these DLTS results will be compared to other characterization methods such as micro-Raman spectroscopy to study the existence and the origin of the traps and their relationship to the technology process of the diodes.

#### **References**

- [1] A. Y. Polyakov and I. H. Lee, "Deep traps in GaN-based structures as affecting the performance of GaN devices," *Mater. Sci. Eng. R Reports*, vol. 94, pp. 1–56, 2015, doi: 10.1016/j.mser.2015.05.001.
- [2] G. W. Pickrell *et al.*, "Investigation of dry-etch-induced defects in> 600 V regrown, vertical, GaN, pn diodes using deep-level optical spectroscopy," *J. Appl. Phys.*, vol. 126, no. 14, 2019.
- [3] S. Koné, F. Cayrel, A. Yvon, E. Collard, and D. Alquier, "DLTS analysis of high resistive edge termination technique-induced defects in GaN-based Schottky barrier diodes," *Phys. Status Solidi Appl. Mater. Sci.*, vol. 213,

no. 9, pp. 2364–2370, 2016, doi: 10.1002/pssa.201532895.

- [4] M. Dagher *et al.*, "Electrical Behavior of Vertical Pt/Au Schottky Diodes on GaN Homoepitaxy," *Phys. Status Solidi Appl. Mater. Sci.*, vol. 220, no. 16, pp. 1–8, 2023, doi: 10.1002/pssa.202200841.
- [5] Y. Zhang *et al.*, "Probing unintentional Fe impurity incorporation in MOCVD homoepitaxy GaN: Toward GaN vertical power devices," *J. Appl. Phys.*, vol. 127, no. 21, 2020.
- [6] D. W. Cardwell *et al.*, "Spatially-resolved spectroscopic measurements of Ec 0.57 eV traps in AlGaN/GaN high electron mobility transistors," *Appl. Phys. Lett.*, vol. 102, no. 19, pp. 0–4, 2013, doi: 10.1063/1.4806980.

Acknowledgment: This work is part of Vertigan project supported by the labex GANEXT.

#### **Supplement Information**



Figure 1: Schematic cross section or the vertical Schottky diode.



Figure 2: Amplitude variation of defect Ec = 0.23 eV, Ec = 0.26 eV, and Ec = 0.55 eV as a function of the factor P/A.