

## 1200-V Fully Vertical GaN-on-Silicon p-i-n Diodes With Avalanche Capability and High On-State Current Above 10 A

Youssef Hamdaoui, Sondre Michler, Adrien Bidaud, Katir Ziouche, Farid Medjdoub

### ▶ To cite this version:

Youssef Hamdaoui, Sondre Michler, Adrien Bidaud, Katir Ziouche, Farid Medjdoub. 1200-V Fully Vertical GaN-on-Silicon p-i-n Diodes With Avalanche Capability and High On-State Current Above 10 A. IEEE Transactions on Electron Devices, 2024, pp.1-6. 10.1109/TED.2024.3496440 . hal-04797737

## HAL Id: hal-04797737 https://hal.science/hal-04797737v1

Submitted on 22 Nov 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# 1200V fully vertical GaN-on-Silicon P-i-N diodes with avalanche capability and high onstate current above 10 A

#### Youssef Hamdaoui, Sondre Michlerson, Adrien Bidaud, Katir Ziouche, and Farid Medjdoub

Abstract— We report on fully vertical GaN-on-Silicon P-i-N diodes delivering above 1200 V soft breakdown voltage. Temperature dependence measurements indicate avalanche breakdown capability reflecting the high-quality processing and epitaxy growth. On-state characteristics of the fabricated vertical P-i-N diodes reveal on-resistances ranging from 0.48 m $\Omega$ .cm<sup>2</sup> for small anode to 1.7 m $\Omega$ .cm<sup>2</sup> for large anode diameters (i.e. 1 mm). The on-state resistance increase is attributed to the thermal dissipation issues. Nevertheless, the large devices exhibit high on-state current close to 12 A owing to an optimized process including a deep mesa etch as edge terminations and thick Cu layer for heat sink on the backside enabled by a polyimide passivation that strengthen the mechanical robustness of the membranes. To the best of our knowledge, this represents the first demonstration of fully vertical 1200 V GaN-based devices grown on silicon substrates with high current operation above 10 A, corresponding to a Baliga figure of merit of 3 GW/cm<sup>2</sup>.

*Index Terms*— GaN-on-Silicon, fully vertical, 1200 V breakdown, high current, power diodes, Local substrate removal, avalanche, High breakdown voltage, low Ron.

#### I. INTRODUCTION

THE high demand for superior performance and reliable power electronic devices at low-cost fabrication requires the development of new technologies. Gallium nitride (GaN) based lateral High Electron Mobility Transistors (HEMT) offer promising physical properties such as a high critical electric field, high mobility, and a large bandgap. Additionally, the cost of GaN device fabrication can be reduced by employing silicon as a substrate. However, the use of GaN lateral devices in high volume applications beyond 600 V operation is still limited due to remaining reliability issues, especially when using large device area. Indeed, the blocking capability of lateral GaN devices suffers from destructive breakdown affecting the circuit level reliability. Consequently, lateral GaN-based devices require overdesigned dimensions to both deliver high current and to withstand the blocking voltage with a proper margin (typically 50% to 100% below the destructive breakdown voltage). In addition, the complexity of the epitaxy and the 2DEG proximity from the surface make the devices more sensitive to electron trapping issues [1]-[3]. Therefore, the development of vertical GaN devices for medium and high voltage operation is necessary to unlock the potential of this material. Recently, vertical GaN-based power devices grown on GaN bulk substrates have shown excellent performance, including low on-state resistance (Ron), and high nondestructive breakdown voltage (BV) [4], [5]. However, GaN substrates are still expensive and not yet commercially viable to produce low-cost power devices [6]. On the other hand, high performances have been recently demonstrated on silicon substrate, using P-i-N or Schottky design, which would be an attractive choice from performance / cost balance point of view [7]-[19].

The most common design in literature to fabricate GaN-on-Silicon vertical devices is the pseudo vertical structure (PVS). In this case, the bottom contact layer is accessed from the frontside by deep etching. However, current transport in PVS do not strictly follow the vertical direction as an additional lateral path is created at the bottom N+ layer. This results in a crowding effect that significantly affects the on-state resistance when using large anode area (mm scale), required to generate high current. In turn, thermal issues are enhanced in large PVS devices, preventing high current spreading. That is why the development of fully vertical devices (FVD) is essential. This can be achieved by means of local substrate and buffer removal through the backside to access the bottom N+ layer (Fig. 1) while preserving the material quality [20]-[22]. However, the substrate removal makes the resulting membranes fragile. This, in turn, prevents the implementation of a proper heat sink such as thick copper electroplating in order to reduce the thermal dissipation and deliver high current. In addition, backside ohmic contacts to N-face GaN are challenging as the crystal polarity of the GaN surface affects the Schottky barrier height and is prone to a high oxidation rate [23]-[25].

This project has received funding from the ECSEL Joint Undertaking (JU) under grant agreement No. 101007229. The JU receives support from the European Union's Horizon 2020 research and innovation program and Germany, France, Belgium, Austria, Sweden, Spain and Italy. This work was also supported by the French RENATECH Network and the VERTIGO PEPR project through the French ANR Grant No. ANR-22-PEEL-0004.

Youssef Hamdaoui, Adrien Bidaud, Katir Ziouche, and Farid Medjdoub are with IEMN (Institute of Electronics, Microelectronics and Nanotechnology), CNRS-IEMN, University of Lille, France (e-mail : youssef.hamdaoui@univ-lille.fr).

Sondre Michlerson is with Department Innovation Management, Siltronic AG, München, Germany.

In this paper, we demonstrate state-of-the-art fully vertical P-i-N diode with low Ron (0.48-1.7 m $\Omega$ .cm<sup>2</sup>) and high breakdown voltage (1230 V). The fabricated diodes show a signature of avalanche breakdown and deliver close to 12 A on-state current. This was achieved by using an optimized fabrication process including polyimide passivation, a thick Cu electroplating (300  $\mu$ m) and HCl wet treatment enabling low contact resistance non-alloyed N face ohmic contact backside.

#### II. DEVICE STRUCTURE AND FABRICATION

A 2×6" GaN-on-Si wafer was grown by Metalorganic Chemical Vapor Deposition (MOCVD). The GaN-based P-i-N epitaxial structure for the first wafers contains: a 1.5 µm thick buffer layer, a 500 nm Si-doped (5×10<sup>18</sup> cm<sup>-3</sup>) N+-layer, a thick 7.4  $\mu$ m drift-layer slightly Si-doped ( of  $3 \times 10^{16}$  cm<sup>-3</sup>, corresponding to a net ionized doping of  $9 \times 10^{15}$  cm<sup>-3</sup> as extracted by means of electrochemical capacitance-voltage (ECV), and a 700 nm thick Mg-doped ( $5 \times 10^{19}$  cm<sup>-3</sup>, corresponding to  $3 \times 10^{17}$  cm<sup>-3</sup> active doping) P-layer. More details about the growth can be found in [26]. The second wafer has identical epitaxial parameters except for the drift region thickness, which was reduced to 4.5 µm. This wafer has an avalanche capability with 800 V breakdown voltage which were demonstrated using a pseudo vertical design [19]. It serves for the optimization of bevelled mesa depth as edge termination. The threading dislocation density within the two heterostructures is estimated to  $5 \times 10^8$  cm<sup>-2</sup> as assessed by weak beam darkfield TEM with an FEI Titan 80-300 microscope operating at 300 keV. The electron mobility within the drift region was measured by means of Hall effect measurements and found to be ~ 756 cm<sup>2</sup>/Vs. The fully vertical P-i-N diodes were fabricated starting from the frontside. A plasma-enhanced chemical vapor deposition (PECVD) SiO2 film was used as a mask, which was opened with a SF6-based plasma reactive ion etching (RIE) to define a deep mesa variation used as edge termination to spread the electric field at the junction's periphery and reduce the leakage current. A deep bevelled mesa was then created using an optimized Cl<sub>2</sub>-based inductively coupled plasma (ICP) recipe (Fig. 1.b). The choice of a bevelled mesa profile was found to be effective in the reduction of leakage current, breakdown voltage uniformity and avalanche capability [4], [27], [28]. This was followed by a Ni (20nm)/Au (200 nm) metal stack deposited on the P-layer using evaporation. The contacts were annealed at 500°C in a mixed environment  $(N_2+O_2)$  in order to form ohmic contacts to the P-layer. An additional Ti (100 nm)/Au (1 µm) pads were deposited using evaporation. A critical challenge of fully vertical GaN-onsilicon device fabrication approach is the robustness of the resulting membranes subsequent to the silicon and buffer layers backside removal. Within this framework, polyimide encapsulation can be used both as a passivation layer protecting against peak electric field but also to fill in the deep mesa trenches and thus strengthen the membranes. The polyimide filling process involved a three-steps spin coating approach to overcome the challenge related to the deep mesa. An initial lowspeed ramp ensured the trench filling (especially of the corners), then a medium-speed ramp improved uniformity, and finally a high-speed ramp enables reaching the desired thickness. A post-baking step with varied proximity settings

was also introduced to enhance the coverage. After the deposition of thick polyimide (Fig. 1.b), a thick layer SiO2 was used to protect the frontside. The silicon substrate was thinned down from 1 mm to 300  $\mu$ m and locally etched using deep reactive ion etching (DRIE), followed by the buffer layer etching using ICP.



Fig. 1. (a) Schematic cross section of the fully vertical PIN diodes. (b) Focused ion beam cross section image of the vertical diodes. (c) optical image of the backside after silicon and buffer removal where the frontside circular diodes appear by transparency.



Fig. 2. (a) Image of TLMs inside the membranes. (b) TLM measurements with and without HCI wet treatment.

Fig. 1.c shows a backside view of the fabricated devices where the circular diodes on the frontside are visible through the membranes. We used large circular membrane with 3 mm diameter. To assess and optimize the backside ohmic contacts to N-face GaN, Ti/Al (25/100 nm) TLMs were patterned using direct laser writing lithography since standard photolithography is not applicable on non-planar surfaces (Fig. 2.a). Initial TLM measurements showed a poor ohmic contact quality with high contact resistances (>10<sup>-4</sup>  $\Omega$ .cm<sup>2</sup>). To enhance the ohmic contact, an HCl wet treatment was developed and found to be effective in reducing the contact resistance ( $9 \times 10^{-6} \Omega.cm^2$ ), as seen in Fig 2.b. More details about this pretreatment can be found in reference [29]. Finally, the fully vertical device processing ended with the deposition of Ti(25nm)/Al(100nm) and Cu (300 µm) using evaporation and electroplating, respectively (see Fig. 1). It is important to note that the highly strained thick Cu deposition is enabled by the polyimide protection on the frontside that strengthens the mechanical robustness of the membranes, otherwise resulting in cracked and damaged devices.

#### III. RESULTS AND DISCUSSION

Fully vertical P-i-N diodes using 4.5 µm drift region thickness were fabricated using a deep mesa variation to assess the impact of this parameter both on leakage current, and breakdown voltage (soft or hard). Silvaco TCAD simulations were conducted to gain further insight into the electrical behavior of the fabricated devices across different mesa depths, ranging from 0.7 µm to 5.2 µm. Figure 3.a shows the off-state characteristics of the fully vertical design with varying mesa etching depths, while these measurements are compared to the TCAD simulation results in Figure 3.b. Both experimental data and simulations reveal a significant reduction in leakage current as the mesa depth increases up to  $2.5 \,\mu m$  (see Figure 3.b). The blocking voltage at 10 µA is significantly reduced as current flow is inhibited for deeper mesa depths. For mesa depths below 2.5 µm, residual leakage along the sidewall creates a pathway, leading to higher leakage currents. Specifically, at 10 µA leakage current, TCAD simulations indicate that the peak electric field within the P-i-N diodes is concentrated between the P and N- layers, further contributing to sidewall leakage when the mesa depth is shallower (Figure 4). As a result, lower breakdown voltages are observed for shallow mesa depths. Conversely, with a deeper mesa (> 60% of the drift + P region thickness), the breakdown voltage is improved, reaching 760 V in this case, demonstrating the advantages of a deeply beveled mesa. Furthermore, it is worth noting that the 4.5 µm diode with deeper mesa etching exhibited non-destructive soft breakdown behavior, suggesting avalanche capability.

Figure 4 illustrates the electric field distribution at 800 V for mesa depths of 1  $\mu$ m, 2  $\mu$ m, and 4.5  $\mu$ m. For the 1  $\mu$ m mesa, the electric field peaks at more than 3 MV/cm, causing premature breakdown, while this peak is entirely eliminated with the 4.5  $\mu$ m mesa.



Fig. 3. (a) off-state characteristics of the fully vertical 4.5  $\mu$ m P-i-N diodes using various mesa etching depth. (b) Experimental and simulated reverse voltage at 10  $\mu$ A leakage current



Fig. 4. Electric field distribution at 800 V of the fully vertical 4.5 µm P-i-N diodes using various mesa etching depth.

During the fabrication process of the fully vertical GaN on Silicon P-i-N diodes with 7.4  $\mu$ m drift region, the deep mesa edge termination ratio (60 % of the total drift and P layer thickness) has been fixed to 7.3  $\mu$ m. Fig. 5.a presents the reverse characteristics of fully vertical 7.4  $\mu$ m drift layer thickness P-i-N diodes with various anode size (from 50  $\mu$ m to 1000  $\mu$ m). We can observe a uniform breakdown voltage > 1200 V. The increase of diode diameter affects neither the leakage current nor the breakdown voltage. This reflects the high growth and processing quality as larger area potentially involves more defects through the heterostructure or the mesa sidewalls.

Fig. 5.b plots typical reverse characteristics of the fully vertical GaN on Silicon P-i-N diodes (with 7.4 µm drift region) at various temperatures for small diodes size (d< 100 µm). At room temperature, a high breakdown voltage of 1230 V and low leakage current are observed. The P-i-N diode breakdown voltage translates to a high critical electrical field at the junction > 2.2 MV/cm, calculated using the described equation in ref [30]. This translates to an average electric field across the drift layer of 1.66 MV/cm. No additional leakage path was induced by the device processing owing to the optimized deep mesa etching [5]. Moreover, the P-i-N diode exhibits a soft breakdown, hinting at the avalanche capability. It can be pointed out that this is an essential feature for the industrialization of these new types of devices. The avalanche breakdown provides indeed a safe leakage current path that protects the devices from irreversible damages. In this case, the leakage current is induced by the impact ionization of the accumulated carriers when exceeding a specific energy. Increasing the temperature causes a delay in the onset of impact ionization due to phonon scattering. Therefore, a higher reverse bias is needed at higher temperatures to achieve the same energy level. In other words, when the temperature increases, the soft breakdown voltage increases as seen in Fig. 3.b showing the temperature dependence of BV, which were measured on the exact same device for each temperature, confirming the signature of the avalanche capability slightly above 1200 V. the temperature coefficient of avalanche breakdown was estimated to be  $2 \times 10^{-4}$  K<sup>-1</sup>. It is important to mention that the avalanche signature was observed uniformly on the small diodes (diameter  $\leq 100 \,\mu$ m). Concerning the large diodes, even though a soft breakdown was observed, the breakdown voltage does not increase with the temperature and shows hard breakdown. The absence of soft breakdown for large diodes is attributed to the larger amount of defects that may contribute to increase the leakage current, especially at high temperature preventing the avalanche phenomenon. This suggests that defect-assisted tunneling or trap-assisted recombination may dominate the leakage current in these devices.

Fig. 6 shows the forward characteristics and  $R_{ON,sp}$  of representative fully-vertical circular P-i-N diodes with various anode diameters. For small diodes ( $\leq 200 \ \mu$ m), CW DC measurements were performed while large 1 mm diodes were measured in pulsed mode with a duty cycle of 0.5% and a pulsed width of 1 ms. A similar threshold (V<sub>th</sub>) of +5V was observed across all diodes by linear extrapolation. An excellent

on-state current scaling capability of the fully vertical diodes is observed with a total current ranging from 100 mA to 11.6 A at a voltage of 8.5V.



Fig. 5. (a) Reverse characteristics of fully vertical PiN diodes with various anode size(b) Typical reverse characteristics of fully vertical P-i-N diodes at various temperatures for small diodes size (d<  $100\ \mu m$ ).



Fig. 6. Forward characteristics of fully vertical P-i-N diodes with various anode sizes (a) C1(d=50 μm), (b) C2(d=100 μm), (c) C3(d=200 μm) and (d) C4 (d=1000 μm) Fig. 7 a shows the Pop sp and related current density of

Fig. 7.a shows the Ron,sp and related current density of different anode areas extracted from the I(V) measurements,

which were normalized using the anode area. For a small anode size (diameter = 50  $\mu$ m), the Ron.sp is about 0.48 m $\Omega$ .cm<sup>2</sup>. For larger diode size, a relatively slight degradation of Ron, sp and current density was observed. Indeed, the Ron increases only by a factor of 3 as compared to the small 50 µm diodes while the anode area is increased by 400%. Since the measurements are performed in pulse mode, the Ron degradation is attributed to the thermal dissipation that can be further improved by optimizing the Copper heat sink deposition at the n+ GaN bottom layer interface and the use of proper packaging. Nevertheless, the diodes deliver an unprecedented high on-state current with more than 11.5 A for a 1 mm anode diameter (see Fig. 7.b). This is ascribed to both the optimization of backside N-face ohmic contacts and the implementation of thick copper electroplating replacing the Si substrate as a heat sink. To the best of our knowledge, this is the first demonstration of high current operation (above 10 A) for vertical GaN-based devices on silicon substrates.



Fig. 7. (a) The extracted Ron, on-state current density and (b) Forward current measurement versus diode anode diameter at 8.5 V  $\,$ 

Fig. 8 benchmarks the fabricated diodes (up to 100  $\mu$ m anode size) with reported pseudo and fully vertical GaN-on-foreign substrate from the literature using Baliga figure of merit (BFOM)[7]-[9],[12], [17]-[19], [21], [22], [31]-[39]. The high BFOM of 3.17 GW/cm<sup>2</sup> is superior to the reported vertical GaN P-i-N diodes on foreign substrates. It should be specified that the main drawback for the pseudo vertical architecture is the Ron degradation when increasing the anode size due to the current crowding effect. That is why the reported pseudo vertical diodes typically employ small anode sizes to extract the

Ron, which results in limited on-state current. To the best of our knowledge, this is the first demonstration of high on-state current > 10 A in fully vertical GaN on Silicon P-i-N diodes offering potentially avalanche soft breakdown up to 1200 V as characterized on small diodes.



Fig. 8. Benchmark of fully and pseudo-vertical small GaN-on-foreign substrate diodes.

#### IV. CONCLUSION

This paper demonstrates high quality fully vertical GaN-on-Silicon P-i-N diodes with state-of-the-art BFOM performances (>3.17 GW.cm<sup>-2</sup>), achieving 1200 V blocking voltage with avalanche signature, unprecedented on-state current (> 10 A) and low Ron. The high performance on large anode sizes results from the high material quality, the polyimide passivation strengthening the membranes and thus enabling both the use of deep mesa etching as edge termination and the implementation of a thick Cu layer as heat sink; as well as an HCl treatment allowing to significantly reduce the backside N face ohmic contact resistances.

#### **REFERENCES AND FOOTNOTES**

- M. Meneghini *et al.*, "GaN-based power devices: Physics, reliability, and perspectives," *Journal of Applied Physics*, vol. 130, no. 18, p. 181101, Nov. 2021, doi: 10.1063/5.0061354.
- [2] F. Medjdoub, M. Zegaoui, B. Grimbert, N. Rolland, and P.-A. Rolland, "Effects of AlGaN Back Barrier on AlN/GaN-on-Silicon High-Electron-Mobility Transistors," *Appl. Phys. Express*, vol. 4, no. 12, p. 124101, Nov. 2011, doi: 10.1143/APEX.4.124101.
- [3] I. Abid, E. Canato, M. Meneghini, G. Meneghesso, K. Cheng, and F. Medjdoub, "GaN-on-silicon transistors with reduced current collapse and improved blocking voltage by means of local substrate removal," *Appl. Phys. Express*, vol. 14, no. 3, p. 036501, Mar. 2021, doi: 10.35848/1882-0786/abdca0.
- K. Nomoto *et al.*, "1.7-kV and 0.55-\$\text{m}\Omega \cdot \text {cm}^{2}\$ GaN p-n Diodes on Bulk GaN Substrates With Avalanche Capability," *IEEE Electron Device Lett.*, vol. 37, no. 2, pp. 161–164, Feb. 2016, doi: 10.1109/LED.2015.2506638.
- [5] H. Fukushima *et al.*, "Vertical GaN p–n diode with deeply etched mesa and the capability of avalanche breakdown," *Appl. Phys. Express*, vol. 12, no. 2, p. 026502, Feb. 2019, doi: 10.7567/1882-0786/aafdb9.
- [6] M. Buffolo *et al.*, "Review and Outlook on GaN and SiC Power Devices: Industrial State-of-the-Art, Applications, and Perspectives," *IEEE Trans. Electron Devices*, vol. 71, no. 3, pp. 1344–1355, Mar. 2024, doi: 10.1109/TED.2023.3346369.

- [7] R. Abdul Khadar, C. Liu, L. Zhang, P. Xiang, K. Cheng, and E. Matioli, "820-V GaN-on-Si Quasi-Vertical p-i-n Diodes With BFOM of 2.0 GW/cm2," *IEEE Electron Device Lett.*, vol. 39, no. 3, pp. 401– 404, Mar. 2018, doi: 10.1109/LED.2018.2793669.
- [8] F. Jia *et al.*, "930V and Low-Leakage Current GaN-on-Si Quasi-Vertical PiN Diode With Beveled-Sidewall Treated by Self-Aligned Fluorine Plasma," *IEEE Electron Device Lett.*, vol. 43, no. 9, pp. 1400–1403, Sep. 2022, doi: 10.1109/LED.2022.3195263.
- [9] X. Zou, X. Zhang, X. Lu, C. W. Tang, and K. M. Lau, "Breakdown Ruggedness of Quasi-Vertical GaN-Based p-i-n Diodes on Si Substrates," *IEEE Electron Device Lett.*, vol. 37, no. 9, pp. 1158– 1161, Sep. 2016, doi: 10.1109/LED.2016.2594821.
- [10] Y. Zhang, A. Dadgar, and T. Palacios, "Gallium nitride vertical power devices on foreign substrates: a review and outlook," *J. Phys. D: Appl. Phys.*, vol. 51, no. 27, p. 273001, Jul. 2018, doi: 10.1088/1361-6463/aac8aa.
- [11] Yuhao Zhang et al., "Origin and Control of OFF-State Leakage Current in GaN-on-Si Vertical Diodes," *IEEE Trans. Electron Devices*, vol. 62, no. 7, pp. 2155–2161, Jul. 2015, doi: 10.1109/TED.2015.2426711.
- [12] Y. Li *et al.*, "Quasi-Vertical GaN Schottky Barrier Diode on Silicon Substrate With 10<sup>-10</sup> High On/Off Current Ratio and Low Specific On-Resistance," *IEEE Electron Device Lett.*, vol. 41, no. 3, pp. 329–332, Mar. 2020, doi: 10.1109/LED.2020.2968392.
- [13] X. Guo et al., "Nitrogen-Implanted Guard Rings for 600-V Quasi-Vertical GaN-on-Si Schottky Barrier Diodes With a BFOM of 0.26 GW/cm<sup>2</sup>," *IEEE Trans. Electron Devices*, vol. 68, no. 11, pp. 5682– 5686, Nov. 2021, doi: 10.1109/TED.2021.3108951.
- [14] Z. Bian *et al.*, "Leakage mechanism of quasi-vertical GaN Schottky barrier diodes with ultra-low turn-on voltage," *Appl. Phys. Express*, vol. 12, no. 8, p. 084004, Aug. 2019, doi: 10.7567/1882-0786/ab3297.
- [15] X. Guo et al., "High-Voltage and High-I <sub>ON</sub> /I <sub>OFF</sub> Quasi-Vertical GaNon-Si Schottky Barrier Diode With Argon-Implanted Termination," *IEEE Electron Device Lett.*, vol. 42, no. 4, pp. 473–476, Apr. 2021, doi: 10.1109/LED.2021.3058380.
- [16] J. Chen et al., "High-performance quasi-vertical GaN Schottky barrier diode with anode selective fluorine treatment," *Semicond. Sci. Technol.*, vol. 34, no. 11, p. 115019, Nov. 2019, doi: 10.1088/1361-6641/ab420c.
- [17] X. Liu *et al.*, "GaN-on-Si Quasi-Vertical p-n Diode With Junction Termination Extension Based on Hydrogen Plasma Treatment and Diffusion," *IEEE Trans. Electron Devices*, vol. 70, no. 4, pp. 1636– 1640, Apr. 2023, doi: 10.1109/TED.2023.3247366.
- [18] X. Guo et al., "1200-V GaN-on-Si Quasi-Vertical p-n Diodes," IEEE Electron Device Lett., vol. 43, no. 12, pp. 2057–2060, Dec. 2022, doi: 10.1109/LED.2022.3219103.
- [19] Y. Hamdaoui, I. Abid, S. Michler, K. Ziouche, and F. Medjdoub, "Demonstration of avalanche capability in 800 V vertical GaN-onsilicon diodes," *Appl. Phys. Express*, vol. 17, no. 1, p. 016503, Dec. 2023, doi: 10.35848/1882-0786/ad106c.
- [20] N. Herbecq et al., "1900 V, 1.6 mΩ cm<sup>2</sup> AlN/GaN-on-Si power devices realized by local substrate removal," Appl. Phys. Express, vol. 7, no. 3, p. 034103, Mar. 2014, doi: 10.7567/APEX.7.034103.
- [21] Y. Zhang, M. Yuan, N. Chowdhury, K. Cheng, and T. Palacios, "720-V/0.35-m \$\Omega \cdot\$ cm<sup>2</sup> Fully Vertical GaN-on-Si Power Diodes by Selective Removal of Si Substrates and Buffer Layers," *IEEE Electron Device Lett.*, vol. 39, no. 5, pp. 715–718, May 2018, doi: 10.1109/LED.2018.2819642.
- [22] X. Zou, X. Zhang, X. Lu, C. W. Tang, and K. M. Lau, "Fully Vertical GaN p-i-n Diodes Using GaN-on-Si Epilayers," *IEEE Electron Device Lett.*, vol. 37, no. 5, pp. 636–639, May 2016, doi: 10.1109/LED.2016.2548488.
- [23] W. Qi *et al.*, "0.58 mΩ·cm<sup>2</sup>/523 V GaN Vertical Schottky Barrier Diode With 15.6 kA/cm<sup>2</sup> Surge Current Enabled by Laser Lift-Off/ Annealing and N-Ion Implantation," *IEEE Electron Device Lett.*, vol. 45, no. 6, pp. 964–967, Jun. 2024, doi: 10.1109/LED.2024.3390125.
- [24] J. S. Kwak *et al.*, "Crystal-polarity dependence of Ti/Al contacts to freestanding n-GaN substrate," *Applied Physics Letters*, vol. 79, no. 20, pp. 3254–3256, Nov. 2001, doi: 10.1063/1.1419053.
- [25] A. Rizzi and H. Lüth, "Comment on 'Influence of crystal polarity on the properties of Pt/GaN Schottky diodes' [Appl. Phys. Lett. 77, 2012 (2000)]," *Applied Physics Letters*, vol. 80, no. 3, pp. 530–531, Jan. 2002, doi: 10.1063/1.1435067.
- [26] S. Michler, S. Thapa, S. Besendörfer, M. Albrecht, R. Weingärtner, and E. Meissner, "Utilizing Island Growth in Superlattice Buffers for

the Realization of Thick GaN-on-Si(111) PIN-Structures for Power Electronics," *Physica Status Solidi* (*b*), p. 2400019, Mar. 2024, doi: 10.1002/pssb.202400019.

- [27] K.-W. Nie *et al.*, "Highly Enhanced Inductive Current Sustaining Capability and Avalanche Ruggedness in GaN p-i-n Diodes With Shallow Bevel Termination," *IEEE Electron Device Lett.*, vol. 41, no. 3, pp. 469–472, Mar. 2020, doi: 10.1109/LED.2020.2970552.
- [28] Z. Xu, T. Detchprohm, S.-C. Shen, A. N. Otte, and R. D. Dupuis, "Edge Termination Engineering with Shallow Bevel Mesas for Low-Leakage Vertical GaN-based p-i-n Avalanche Photodiode".
- [29] Y. Hamdaoui *et al.*, "Optimization of Non-Alloyed Backside Ohmic Contacts to N-Face GaN for Fully Vertical GaN-on-Silicon-Based Power Devices," *Micromachines*, vol. 15, no. 9, p. 1157, Sep. 2024, doi: 10.3390/mi15091157.
- [30] B. J. Baliga, Fundamentals of power semiconductor devices. New York, NY: Springer, 2008.
- [31] "GaN-on-Si Vertical Schottky and p-n Diodes," *IEEE Electron Device Lett.*, vol. 35, no. 6, pp. 618–620, Jun. 2014, doi: 10.1109/LED.2014.2314637.
- [32] Y. Zhang et al., "High-Performance 500 V Quasi- and Fully-Vertical GaN-on-Si pn Diodes," *IEEE Electron Device Lett.*, vol. 38, no. 2, pp. 248–251, Feb. 2017, doi: 10.1109/LED.2016.2646669.
- [33] E. Brusaterra *et al.*, "Optimization of Vertical GaN Drift Region Layers for Avalanche and Punch-Through Pn-Diodes," *IEEE Electron Device Lett.*, vol. 44, no. 3, pp. 388–391, Mar. 2023, doi: 10.1109/LED.2023.3234101.
- [34] B.-S. Zheng *et al.*, "Suppression of Current Leakage Along Mesa Surfaces in GaN-Based p-i-n Diodes," *IEEE Electron Device Lett.*, vol. 36, no. 9, pp. 932–934, Sep. 2015, doi: 10.1109/LED.2015.2458899.
- [35] S. E. Harrison, Q. Shao, C. D. Frye, L. F. Voss, and R. J. Nikolic, "1.1 kV vertical p-i-n GaN-on-sapphire diodes," in 2018 76th Device Research Conference (DRC), Santa Barbara, CA: IEEE, Jun. 2018, pp. 1–2. doi: 10.1109/DRC.2018.8442240.
- [36] J. Li, R. Zhu, K. M. Wong, and K. M. Lau, "Fully Vertical GaN-on-SiC p-i-n Diodes With BFOM of 2.89 GW/cm<sup>2</sup>," *IEEE J. Electron Devices Soc.*, vol. 12, pp. 318–321, 2024, doi: 10.1109/JEDS.2024.3386857.
- [37] Y. Qin et al., "1 kV GaN-on-Si Quasi-Vertical Schottky Rectifier," IEEE Electron Device Lett., vol. 44, no. 7, pp. 1052–1055, Jul. 2023, doi: 10.1109/LED.2023.3282025.
- [38] X. Guo et al., "Nitrogen-Implanted Guard Rings for 600-V Quasi-Vertical GaN-on-Si Schottky Barrier Diodes With a BFOM of 0.26 GW/cm<sup>2</sup>," *IEEE Trans. Electron Devices*, vol. 68, no. 11, pp. 5682– 5686, Nov. 2021, doi: 10.1109/TED.2021.3108951.
- [39] R. A. Khadar, A. Floriduz, T. Wang, and E. Matioli, "p-NiO junction termination extensions for GaN power devices," *Appl. Phys. Express*, vol. 14, no. 7, p. 071006, Jul. 2021, doi: 10.35848/1882-0786/ac09ff.