

## Vertical GaN devices: Reliability challenges and lessons learned from Si and SiC

Meneghini M., Fregolent M., Zagni N., Hamadoui Y., Marcuzzi A., Favero D.,

Santi C. De, Buffolo M., Tomasi M., Zappalà G., et al.

## ▶ To cite this version:

Meneghini M., Fregolent M., Zagni N., Hamadoui Y., Marcuzzi A., et al.. Vertical GaN devices: Reliability challenges and lessons learned from Si and SiC. IEDM 2023 - 70th Annual IEEE International Electron Devices Meeting, Dec 2024, San Francisco, United States. hal-04762052

## HAL Id: hal-04762052 https://hal.science/hal-04762052v1

Submitted on 31 Oct 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Vertical GaN Devices: Reliability Challenges and Lessons Learned from Si and SiC

M. Meneghini<sup>1,2</sup>, M. Fregolent<sup>1</sup>, N. Zagni<sup>3</sup>, Y. Hamadoui<sup>4</sup>, A. Marcuzzi<sup>1</sup>, D. Favero<sup>1</sup>, C. De Santi<sup>1</sup>, M. Buffolo<sup>1,2</sup>, M. Tomasi<sup>1</sup>, G. Zappalà<sup>1</sup>, E. Bahat-Treidel<sup>5</sup>, E. Brusaterra<sup>5</sup>, F. Brunner<sup>5</sup>, O. Hilt<sup>5</sup>, C. Huber<sup>6</sup>, F. Medjdoub<sup>4</sup>, G. Meneghesso<sup>1</sup>, G. Verzellesi<sup>3</sup>, P. Pavan<sup>3</sup>, and E. Zanoni<sup>1</sup>

<sup>1</sup>University of Padova, Department of Information Engineering and IUNET: <u>matteo.meneghini@unipd.it</u>

<sup>2</sup>University of Padova, Department of Physics and Astronomy; <sup>3</sup>University of Modena and Reggio Emilia and IUNET <sup>4</sup>IEMN-CNRS (Lille, France); <sup>5</sup>Ferdinand-Braun-Institut (FBH), Berlin, Germany; <sup>6</sup>Robert Bosch GmbH (Renningen, Germany)

Abstract—We discuss recent advancements the in development of vertical GaN devices, and the related reliability challenges. Key results indicate that: (i) vertical GaN devices can show high performance, low background doping, and kV-range breakdown voltages; avalanche capability (a property of Si and SiC devices) is demonstrated also for vertical devices on silicon substrate, enabling reliable high-voltage operation; (ii) threshold voltage instabilities are related to the presence of interface and border traps, whose contribution can be modeled with great accuracy by prior characterization of the trap distribution profile; (iii) gate stack reliability is mainly limited by oxide breakdown; factors limiting off-state failure are discussed. Strategies for device improvement are proposed, also based on the learnings from silicon and silicon carbide technology.

#### I. INTRODUCTION

Wide-bandgap semiconductors are rapidly replacing silicon devices in the power conversion field. The large energy gap (3.23 eV for SiC and 3.4 eV for GaN) and the correspondingly large breakdown field make these materials ideal for developing efficient power semiconductor devices (material comparison shown in Table I). In the power semiconductors field, several device structures are currently adopted, as summarized in Fig. 1. Superjunction transistors help minimize conduction losses, for a given die size, thus constituting a reliable solution for devices on silicon; SiC transistors are based on different concepts, (either JFET, planar MOSFETs or trench MOSFETs), and can target voltages in the range of 2 kV or more. Commercially-available GaN transistors are based on the lateral HEMT (high electron mobility transistor) design, that ensures high mobility, thanks to the use of a 2-dimensional electron gas (2DEG) created via polarization doping, and low parasitics. Comparison between silicon, SiC and GaN-based commercial devices (Fig. 2) indicates that the GaN HEMT structures may have much lower gate charge, reverse recovery charge, and  $R_{on} \cdot Q_G$  product, resulting in a significant minimization of resistive and switching losses in power converters. Recent innovation in the GaN field comes from the development of vertical device structures, to further increase power and current densities [1], [2]. This paper deals with the operation and reliability challenges for power GaN devices with vertical structure. We present recent and original data obtained within the YESvGaN project on: the properties of drift region grown on native and foreign substrates; the demonstration of avalanche capability in GaN-on-Si epitaxy; the physical origin of threshold voltage instabilities; the processes responsible for device breakdown and possible strategies for improvement.

### II. RELIABILITY CHALLENGES

#### A. Optimizing the drift region for performance/reliability

The performance of vertical GaN devices strongly depends on the properties of the drift region. Reducing the unintentional impurity concentration can be beneficial in terms of mobility. Mobilities as low as 20  $cm^2/(Vs)$  have been extracted for high residual carbon ([C]~ $10^{17} cm^{-3}$ ), whereas for higher quality material values around 960  $cm^2/(Vs)$  [3], [4] have been reported, comparable with those of silicon carbide [5], [6]. The residual conductivity of the drift region can also limit the maximum voltage that can be applied to the stack in order to prevent excessive leakage current. To investigate this issue, on a native GaN substrate, drift layers with a 10 µm thickness were grown (in pn junctions, Fig. 3) with doping levels around 8 ·  $10^{15} cm^{-3}$ ; such structures could reach breakdown voltages above 1.2 kV (Fig. 4), i.e. compatible with the voltage range of SiC devices [7]. We note that growth on low-cost foreign substrates can induce larger dislocation densities >  $10^8 cm^{-2}$ , compared to vertical GaN-on-GaN ( $< 10^4 \ cm^{-2}$ ). This may result in higher leakage currents (see the data on sapphire substrate in Fig. 4): operation on foreign substrate is viable for voltages lower than 1200 V. Remarkably, we recently demonstrated near-kV avalanche capability in GaN-on-Si pseudo-vertical pn diodes (Fig. 5), a necessary property (present in Si and SiC devices) for reliable operation [7].

#### B. Substrate removal and vertical membrane concept

Looking at the main Si and SiC device structures in Fig. 1, it can be understood that also for GaN vertical devices, a vertical current flow is a necessary requirement, to minimize parasitics and current crowding effects. In case a native substrate is used, this can be obtained by directly depositing a metal on the bottom of the wafer. For foreign substrates, this can be achieved by removing the substrate locally, below the area of the transistor. Typical processes are etching (for Si substrates [9]) or laser lift-off (for sapphire substrate [10]). The resulting structure, along with device picture and  $I_D$ -V<sub>D</sub> curves, is shown in Fig. 6; a Ti/Al backside contact, reinforced with a copper metallization, is used to ensure high conductivity. Best

 $R_{on}A$  measured for a 0.52 mm<sup>2</sup> transistor is 5.2 mOhmcm<sup>2</sup> when extracted at  $V_D=1V$ ,  $V_G=20V$ .

#### C. Charge trapping phenomena and instabilities

Silicon carbide devices may show significant threshold voltage shifts (between 0.5-1 V [12], [13], [14]) when submitted to positive gate stress. Typical processes involved are (Fig. 7) a) electron trapping at border/interface states [11], [12]; b) hole trapping due to impact ionization [15].

To investigate the physical origin of threshold instability in GaN vertical MOS structures, we carried out an extensive analysis on both quasi-vertical MOS capacitors (Fig. 8) and MOSFETs (Fig. 9), considering two different dielectrics (Al<sub>2</sub>O<sub>3</sub> and SiO<sub>2</sub>). Pulsed capacitance-voltage (C-V) analysis, carried out on MOS capacitors (Al<sub>2</sub>O<sub>3</sub> dielectric), indicated the presence of positive (PBTI) and negative (NBTI) threshold instability (Fig. 10), and the presence of a characteristic "hump" in the C-V curves. Interface trap density was extrapolated experimentally by fast-CV measurements, indicating a deeplevel peak centered around E<sub>C</sub>-0.6 eV (Fig. 11). The resulting trap distribution was fed as input to TCAD simulations (Fig. 12), finding excellent agreement with the experimental data. The hump in the C-V curves was ascribed to the pinning of the Fermi-level at the energy corresponding to the peak of charge distribution. Further experiments were carried out to determine the best conditions for Al<sub>2</sub>O<sub>3</sub> deposition. Results (Fig. 13) indicated that the lower CV hysteresis is obtained by thermal ALD (ThALD), compared to plasma-enhanced ALD (PEALD). However, since ThALD may suffer for limited robustness [13][13], a mixed (ThALD/PEALD) stack was found to be the most promising deposition process for Al<sub>2</sub>O<sub>3</sub>-vertical FETs.

With regard to charge trapping in MOSFETs (with SiO<sub>2</sub> dielectric), a first generation of devices was found to show a significant positive shift in threshold voltage, under positive gate stress (Fig. 14). A mathematical model can be proposed to interpret the kinetics, by considering tunneling of channel electrons towards trap states in the silicon oxide. By considering the tunneling probability (eq. (i) in Fig. 15), and calculating the integral of trapped-charge (eq. (ii) in Fig. 15), we were able to accurately reproduce the experimental data, consistently with the model in the inset of Fig. 15. TCAD simulations were also implemented, to investigate the role of border (BT) and interface (IT) traps. Trap distributions were calibrated, considering both donors in the upper half of the bandgap, and acceptors narrowly distributed near E<sub>C</sub>. Results demonstrated that higher gate voltages result in higher electron tunneling probability from the channel to BTs, with consequent shift in threshold voltage (Fig. 16). New generations of devices (Fig. 17, Device B) showed a considerably reduced electron trapping. The significant improvement from Device A to Device B was obtained by changing the SiO<sub>2</sub> deposition process from low-pressure CVD (LPCVD) at 785 °C, with PDA at 800 °C, to LPCVD at 880 °C with PDA at 900 °C [18].

#### D. Failure processes

The reliability of GaN vertical devices was evaluated by a series of gate- and drain-step stress experiments. During a gate step-stress, on devices with a 70 nm SiO<sub>2</sub> gate dielectric, gate current was found to be negligible up to  $V_G=45$  V (Fig. 18 (a)); for higher voltage levels, carrier injection through the oxide resulted in an increase in leakage current, till failure is reached at V<sub>G</sub>=60 V. Similar experiments on SiC devices suggest a significant contribution of carrier injection from the semiconductor to the gate via Fowler-Nordheim tunneling [19], [20]; exposure to higher gate voltages may result in electron trapping in the oxide, with consequent positive shift in the threshold voltage (see Fig. 18 (b), and compare with [19], where similar failure voltages are found for SiC devices). The observed failure process is ascribed to the breakdown of the gate insulator; in vertical FETs, trench corners may represent favorable failure spots, due to the crowding of the electric field (Fig. 18 (c)). Also in a drain stress, carried out with grounded gate and high drain voltage, the electric field in the oxide can be close to the breakdown field of the dielectric. A simulation (V<sub>G</sub>=0 V, V<sub>D</sub>=100 V) is reported in Fig. 19 (a), indicating electric fields in excess of 6 MV/cm. Comparison with silicon carbide devices indicates that managing the electric field on the trench sides and bottom is a key step for ensuring high off-state reliability. Various solutions have been proposed, including bottom thick oxides [21], [22], [23], double trench structures, double p-base structures [24], and bottom protection p-wells [25], [26]. Such solutions are being preliminarily explored also for GaN vertical FETs (even if area-selective p-type doping of GaN is less mature than for SiC): an example is shown in Fig. 19 (b), where -similarly to what done for SiC in [27] – a p-shield has been placed on the trench bottom (marked as "p-well"), to significantly reduce the field across the dielectric in off-state conditions (compare with Fig. 19 (a)).

#### **III.** CONCLUSIONS

GaN vertical devices represent an excellent solution for next-generation power electronics. Native substrates ensure the lowest leakage current, for >1.2 kV operation, whereas foreign substrates as sapphire and silicon can be used for lower voltage operation, in presence of substrate removal. The concept of vertical membrane transistor has been proposed to obtain a lowcost GaN vertical technology. Epitaxy and process optimization allowed to reach near kV breakdown voltages, and to demonstrate avalanche capability on a silicon substrate.

The key charge trapping processes have been identified and modeled [28], [29]; solutions to minimize threshold voltage instabilities have been proposed, for both Al<sub>2</sub>O<sub>3</sub> and SiO<sub>2</sub> dielectrics. The main failure processes of vertical GaN devices have been identified and described, for both gate and drain stress.



Fig. 1: schematic structure of power semiconductor devices; a) planar-gate SJ MOSFET; b) vertical SJ MOSFET; c) SiC vertical cascoded JFET; d) SiC planar-gate vertical MOSFET; e) SiC vertical trench MOSFET; f) GaN cascoded power HEMT; g) GaN power HEMT with p-GaN gate; h) GaN vertical trench-MOSFET



Fig. 4: I-V curves for vertical pn diodes grown on AT-GaN (dislocation density  $10^4 \text{ cm}^{-2}$ ), and sapphire (dislocation density  $5 \cdot 10^8 \ cm^{-2}$ )



Fig. 7: schematic drawing the main processes responsible for threshold instability in SiC **MOSFETs** 

(a)

n+ Source

p Body

n- Drift

n+ Drain Buffer



Fig 2: comparison of the dynamic properties of commercial GaN FETs, compared to SiC and Si



Fig. 5: avalanche characteristics of GaN-on-Si pseudo vertical diodes, and related positive temperature coefficient (net ionized doping concentration in the drift region is  $9 \cdot 10^{15} cm^{-3}$ )



Fig. 8: structure of the investigated quasivertical MOS capacitors on foreign (sapphire) substrate.



Fig. 9: (a) structure and (b) micrograph of the investigated quasi-vertical MOS transistors investigated within this work. The devices were grown on a silicon substrate



Fig. 10: impact of positive and negative gate stress on the pulsed capacitance-voltage curves of MOS capacitors; threshold voltage shift can be observed, along with a "hump" in the CV curves.

| Material                                | E <sub>G</sub><br>(eV) | E <sub>crit</sub><br>(MV/cm) |           | μ <sub>e</sub><br>(cm²/V s) | <b>v</b> s<br>(×10 <sup>7</sup> cm/s) |
|-----------------------------------------|------------------------|------------------------------|-----------|-----------------------------|---------------------------------------|
| Si                                      | 1.12                   | 0.3                          | 1.3       | 1440                        | 1                                     |
| 4H-SiC                                  | 3.23                   | 2.5                          | 3.7       | 950                         | 2                                     |
| GaN                                     | 3.4                    | 3.3                          | 2.5       | 1400                        | 2.4                                   |
| $\beta$ -Ga <sub>2</sub> O <sub>3</sub> | 4.9                    | 8                            | 0.1 - 0.3 | 250                         | 1.1                                   |
| Diamond                                 | 5.5                    | 10                           | 23        | 4500                        | 2.3                                   |
| AIN                                     | 6.2                    | 15                           | 2.85      | 450                         | 1.4                                   |

Table 1: summary of the properties of wide bandgap semiconductors, compared with Si



Fig. 3: (left) schematic structure of a vertical GaN PN diode; (right) SEM picture of one of the devices





Fig. 6: (top left) schematic drawing of a vertical membrane transistor, as developed within the YESvGaN project; (top right) picture of one of the fabricated fully vertical chips; (bottom) I<sub>D</sub>-V<sub>D</sub> curves for one of the developed transistors



Fig. 11: interface trap density as estimated by fast-CV measurements in one of the MOSCAPs with structure in Fig. 8.



Fig. 14: threshold voltage variation under (a) positive gate stress and (b) consequent recovery phase at different voltages, for a first generation of quasi-vertical GaN MOSFETs



Fig. 17: simulated and measured hysteresis of I<sub>D</sub>-V<sub>G</sub> curves, after stress at increasing gate voltages, for two generations of quasivertical GaN MOSFETs (A and B)



Fig. 12: simulated (colored) and experimental (gray) CV curves as obtained by TCAD simulations in GaN quasi-vertical MOSCAPs, by using the interface trap distribution extracted as in Fig. 11. Excellent agreement with the experimental data is found



Fig. 15: experimental and modeled threshold voltage variation. Equation (i) represents the tunneling transmission coefficient, while (ii) models the total number of trapped electrons according with the tunneling model.



Fig. 18: (a) results of a gate step-stress, carried out on a quasi-vertical GaN MOSFET, by repeatedly increasing gate voltage until failure; (b) I<sub>D</sub>-V<sub>G</sub> characteristics measured after each phase of the step-stress test; (c) 2D simulation of the electric field in a vertical trench MOSFET biased at V<sub>G</sub>=40 V.

[1] [2]

[3]

[4] [5] [6] [7] [8] [9] [10]

[12] [13] [14]

[15]

[16] [17]

r181 [19]

[20]

[21]

[22]

[23] [24] [25]

[26] [27] [28] [29]

#### $V_{GS} = 0 V, V_{DS} = 100 V$ $V_{GS} = 0 V, V_{DS} = 100 V$ (a) (b)



Fig. 19: simulated electric field in a quasi-vertical GaN MOSFET in off-state conditions ( $V_G=0$  V,  $V_D=100$  V). (a) standard structure; (b) structure with a bottom p-well (same doping as in the p-body layer)

#### ACKNOWLEDGMENT

This project has received funding from the ECSEL Joint Undertaking (JU) under grant agreement No 101007229. The JU receives support from the European Union's Horizon 2020 research & innovation program and Germany, France, Belgium, Austria, Sweden, Spain, Italy



Fig. 13: comparative evaluation of the methods for depositing Al<sub>2</sub>O<sub>3</sub> dielectric for the fabrication of MOS capacitors. Trapped charge is compared based on the CV hysteresis induced by positive gate stress





Fig. 16: simulated (a) band diagram and (b) trapped charge density, after stress at different bias levels. A significant increase in oxide field, along with increased tunneling and trapping probability, can be observed at high voltages

#### REFERENCES

- M. Meneghini et al., J Appl Phys, vol. 130, no. 18, p. 181101, Nov. 2021, doi: 10.1063/5.0061354. S. Chowdhury et al, Nitride Semiconductor Technology, Wiley, 2020, pp. 177-197. doi
- H. Fujikura *et al.*, *Appl Phys Lett*, vol. 117, no. 1, Jul. 2020, doi: 10.1063/5.0014528

- H. Fujikura et al., Appl Phys Lett, vol. 117, no. 1, Jul. 2020, doi: 10.1063/5.0014528.
  E. C. H. Kyle et al. J Appl Phys, vol. 115, no. 19, May 2014, doi: 10.1063/1.4874735.
  H. Iwata and K. M. Itoh, J. Appl Phys, vol. 89, no. 11, pp. 6228-6324, Jun. 2001, doi: 10.1063/1.1366660.
  D. J. Lichtenwalner et al., MRS Adv, vol. 1, no. 2, pp. 81–89, Jan. 2016, doi: 10.1557/adv.2015.57.
  F. Brunner et al., PSS RRL, Mar. 2024, doi: 10.106503, Dec. 2023, doi: 10.35848/1882-0786/ad106c.
  P. Srivastava et al., IEEE EDL, vol. 31, no. 8, pp. 851–853, Aug. 2010, doi: 10.1109/LED.2010.2050673.
  L. Deriks et al., IEEE ETD, vol. 31, no. 8, pp. 851–853, Aug. 2010, doi: 10.1109/LED.2010.2050673.
  L. Deriks et al., IEEE TED, vol. 62, no. 2, pp. 316–323, Feb. 2015, doi: 10.109/K50.057285.
  A. J. Lelis et al., IEEE TED, vol. 62, no. 2, pp. 316–323, Feb. 2015, doi: 10.1109/LED.2014.2356172.
  H. Birang et al., IEEE TED, vol. 62, no. 2, pp. 1244–1287, Sep. 2020, doi: 10.1109/LED.2013.203007626.
  K. Puschkarsky et al., IEEE TED, vol. 70, no. 11, p. 1604–4616, Nov. 2019, doi: 10.1067/ED.2019.2938262.
  A. Marcuzzi et al., Mater Sci Semicond Process, vol. 177, p. 108389, Jul. 2024, doi: 10.1109/LED.2019.2938262.
  Tadmor et al., J. Appl Phys, vol. 135, no. 8, Feb. 2024, doi: 10.1063/5.0189543.

- Totoroj, inssp. 2024. 106369.
   Tadmor et al., J Appl Phys, vol. 135, no. 8, Feb. 2024, doi: 10.1063/5.0189543.
   W. Goncalez Filho et al., I2th International Conference on Integrated Power Electronics Systems, 2022, pp.1-5.
   W. Qi et al., IEEE EDI, vol. 45, no. 6, pp. 964–967, Jun. 2024, doi: 10.1109/LED.2024.3390125.
   T. Liu et al., in 2019 IEEE 7th WiPDA, IEEE, Oct. 2019, pp. 195–199. doi:
- 10.1109/WiPDA46397.2019.8998792
- P. Samanta and K. C. Mandal, *Solid State Electron*, vol. 114, pp. 60–68, Dec. 2015, doi: 10.1016/j.sse.2015.07.009.
- 10.1019].ssc.2015.07.009.
  K. M. Hidefmin Takaya, "Floating Island and Thick Bottom Oxide Trench Gate MOSFET (FITMOS)-A 60V Ultra Low On-Resistance Novel MOSFET with Superior Internal Body Diode," in *Proceedings. ISPSD '05.*, 2005., IEEE, pp. 43–46. doi: 10.1109/ISPSD.2005.1487946.
  Y. Kagawa et al., Materials Science Forum, vol. 778–780, pp. 919–922, Feb. 2014, doi: 10.4028/www.scientific.net/MSF.778-780,919.

- H. Takaya et al., in 2013 25th ISPSD, IEEE, May 2013, pp. 43–46. doi: 10.1109/ISPSD.2013.6694394.
   O. Seok et al. Microelectron Eng. vol. 225, p. 111280, Mar. 2020, doi: 10.1016/j.mee.2020.111280.
   T. Kojima et al., Jpn J Appl Phys, vol. 55, no. 4S, p. 04ER02, Apr. 2016, doi: 10.7567/JJAP.55.04ER02.
   R. Tanaka et al., 2014 IEEE 26th ISPSD, IEEE, Jun. 2014, pp. 75–78. doi: 10.1109/ISPSD.2014.6855979.
   B. J. Baliga, 2023, pp. 491–523, doi: 10.1007/978-3-030-79827-7\_14.
   W. Tormit et al., J. Sci. 24, D. 55201, May 2003, doi: 10.1007/0521621.
- N. Zagni et al., JoS, vol. 45, no. 3, p. 032501, Mar. 2024, doi: 10.1088/1674-4926/45/3/032501. N. Zagni et al., IEEE TED, vol. 71, no. 3, pp. 1561–1566, Mar. 2024, doi: 10.1109/TED.2023.3335032.

**bassivation**