

# **A 26–28 GHz, Two-Stage, Low-Noise Amplifier for Fifth-Generation Radio Frequency and Millimeter-Wave Applications**

Aymen Ben Hammadi, Mohamed Aziz Doukkali, Philippe Descamps,

Constant Niamien

## **To cite this version:**

Aymen Ben Hammadi, Mohamed Aziz Doukkali, Philippe Descamps, Constant Niamien. A 26–28 GHz, Two-Stage, Low-Noise Amplifier for Fifth-Generation Radio Frequency and Millimeter-Wave Applications. Sensors, 2024, 24 (7), pp.2237. 10.3390/s24072237. hal-04582832

# **HAL Id: hal-04582832 <https://hal.science/hal-04582832v1>**

Submitted on 8 Nov 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



[Distributed under a Creative Commons Attribution 4.0 International License](http://creativecommons.org/licenses/by/4.0/)





## *Article* **A 26–28 GHz, Two-Stage, Low-Noise Amplifier for Fifth-Generation Radio Frequency and Millimeter-Wave Applications**

**Aymen Ben Hammadi 1,\*, Mohamed Aziz Doukkali <sup>2</sup> , Philippe Descamps [2](https://orcid.org/0000-0002-4280-3237) and Constant Niamien [3](https://orcid.org/0000-0001-5547-2695)**

- <sup>1</sup> ASYGN (Analog System Design), 37 Rue Diderot Bâtiment B, 38000 Grenoble, France<br><sup>2</sup> ENSIC AEN Normandie Université, 14000 Caen, France: azizdoukkali14200@gmail.co
- <sup>2</sup> ENSICAEN, Normandie Université, 14000 Caen, France; azizdoukkali14200@gmail.com (M.A.D.); philippe.descamps@ensicaen.fr (P.D.)
- <sup>3</sup> ESIGELEC, Normandie Université, 76000 Rouen, France; constant.niamien@esigelec.fr
- **\*** Correspondence: aymen.benhammadi@asygn.com

**Abstract:** This paper presents a high-gain low-noise amplifier (LNA) operating at the 5G mm-wave band. The full design combines two conventional cascode stages: common base (CB) and common emitter (CS). The design technique reduces the miller effect and uses low-voltage supply and lowcurrent-density transistors to simultaneously achieve high gain and low noise figures (NFs). The two-stage LNA topology is analyzed and designed using 0.25 µm SiGe BiCMOS process technology from NXP semiconductors. The measured circuit shows a small signal gain at 26 GHz of 26 dB with a gain error below 1 dB on the entire frequency band (26–28 GHz). The measured average NF is 3.84 dB, demonstrated over the full frequency band under 15 mA current consumption per stage, supplied with a voltage of 3.3 V.

**Keywords:** fifth-generation mm-wave; low-noise amplifier; noise figure; cascode; SiGe BiCMOS



**Citation:** Ben Hammadi, A.; Doukkali, M.A.; Descamps, P.; Niamien, C. A 26–28 GHz, Two-Stage, Low-Noise Amplifier for Fifth-Generation Radio Frequency and Millimeter-Wave Applications. *Sensors* **2024**, *24*, 2237. <https://doi.org/10.3390/s24072237>

Academic Editor: Filippo Costa

Received: 18 February 2024 Revised: 7 March 2024 Accepted: 15 March 2024 Published: 31 March 2024



**Copyright:** © 2024 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license [\(https://](https://creativecommons.org/licenses/by/4.0/) [creativecommons.org/licenses/by/](https://creativecommons.org/licenses/by/4.0/)  $4.0/$ ).

### **1. Introduction**

With the significant growth of fifth-generation (5G) millimeter-wave (mm-wave) applications, the performance of the radio front-end is increasingly becoming the critical element in most wireless receivers [1–3]. The emergence of process technologies, such as silicon–germanium (SiGe) BiCMOS, is potentially the most economical front-end solution, providing low cost and high performance [4]. In fact, NXP's SiGe 0.25 µm process technology offers a high-performance mm-wave front-end solution with low noise characteristics, making it suitable for applications requiring high signal-to-noise ratios (SNRs), especially low-noise amplifiers (LNAs). In addition, SiGe transistors exhibit high cutoff frequencies (ft  $\approx$  180 GHz) and maximum oscillation frequencies (fmax $\approx$  200 GHz), allowing for the design of high-frequency circuits such as RF front-end modules, millimeter-wave systems, and microwave amplifiers.

Overall, SiGe 0.25 µm technology from NXP provides a compelling combination of high-speed performance, low noise, mixed-signal integration, high-frequency operation, low power consumption, and process compatibility, making it well-suited for a wide range of applications in communications, consumer electronics, automotive, aerospace, and industrial markets.

This paper presents the design and measurement of a low-noise amplifier, developed for the new generation of compact and bidirectional active antennas integrating a voltage amplifier instead of a conventional power amplifier (PA) for 5G applications. Such an amplifier is part of the transceiver, conditioning (filtering, amplifying) the signal in receiving or transmitting modes [5]. As an indispensable receiver block, the low-noise amplifier (LNA) significantly impacts the system's performance. In fact, the convenient LNA is expected to provide a low noise figure (NF), good impedance matching  $(S11 < -10 dB)$ , and relatively high-power gain based on the input matching network (MN), which is the essential part of the system [5,6]. sential part of the system [5,6]. sential part of the system [5,6].

(LNA) significantly impact system in fact, the system of  $\mathcal{L}_\text{max}$ 

In current knowledge, the front-end/back-end is designed separately from the antenna and packaged in the form of an integrated circuit, whose input/output (I/O) impedances and paralyzed in the form of an integrated circuity whose input,  $\exp ax/(x)$  of impedances are set close to 50  $\Omega$  (impedance antenna). Other chips' impedances are not 50  $\Omega$ , requiring an external impedance-matching circuit. The advantage of this basic approach (Figure 1a) in one that my caused makeining creation the actualing of this case up proach (rights in) teristics of the antenna. However, this approach completely ignores the benefits of the electromagnetic behavior of the antenna. the electromagnetic behavior of the antenna. the electromagnetic behavior of the antenna.



Figure 1. (a) Schematic of a basic approach simplifying the architecture of a transmission system. (b) Schematic of the proposed approach for the architecture of a transmission system.

For example, a half-wave dipole antenna in receive mode presents an almost constant open-circuit (no load) voltage over the entire frequency band below its natural resonance under a plane wave illumination. This attractive behavior can be exploited by adding a voltage amplifier, which would convert the maximum voltage captured into power from all frequencies below the resonance (Figure 1b). all frequencies below the resonance (Figure 1b). all frequencies below the resonance (Figure 1b).

We aim to design a new generation of active antennas integrating a bidirectional voltage amplifier (transmission/reception) for 5G applications, packaged as a chip mounted and directly interfaced with the antenna without impedance care. and directly interfaced with the antenna without impedance care. and directly interfaced with the antenna without impedance care.

The figure below depicts the full chip circuit. It contains four antennas operating at 26 GHz, four LNAs/Pas, a switch to select TX or RX transmission, and a DC bias circuit (Figure 2). (Figure 2). (Figure 2).



**Figure 2.** Full chip circuit for antenna with LNA/PA.

In the receiving-mode operation, this objective corresponds to the design of an LNA circuit in the 5G band, with a high input impedance (typically close to 150  $\Omega$ ), which is higher than that of the receiving antenna, often near 50  $\Omega$ . This impedance mismatch establishes the compromise between the efficiency produced by the antenna and the noise figure. In the receiving-mode operation, this objective corresponds to the design of an LIVA probability as mentioned before, the LNA should have a higher input input input input input input input in per

higher than that of the receiving antenna, often near 50 Ω. This impedance mismatch es-

The idea of designing an LNA is that it can be directly connected to the receiving antenna, for instance, a dipole, without conventional impedance matching. In this approach, as mentioned before, the LNA should have a higher input impedance than the receiving as intentioned before, the EFVA should have a higher hip at infectance than the receiving antenna  $(Z_{\text{in\_INA}} >> Z_{\text{in\_Antenna}})$  to set the antenna in the open-circuit operating mode, where it receives incident waves maximally. Meanwhile, the LNA's output should match<br>the entire deal (7 the output load ( $Z_{\text{out\_LNA}} = Z_{\text{Load}}$ ) to maximize the power transfer. Other benefits of the voltage-controlled LNA are antenna size reduction and broadband operation under a<br>the material stages can controlled tocontrollable gain. The field of designing an ENA is that it can be differently connected to the receiving  $t_{\text{m\_LNA}}$  and  $t_{\text{m\_LNA}}$  antenna size reduction and broadband operating model

Since a single-stage design is inefficient in achieving the required design trade-offs in the mm-wave band, most LNA circuits include multiple stages [7,8], like the cascode topology  $[9-13]$ . With the common-base transistor, this design has better stability and reverse isolation, as well as improved bandwidth and high gain over the entire mmwave frequency band. In addition, the cascode topology's output admittance is quite low compared with the common-emitter topology, based on its low capacitive component [8].

This paper presents a classical two-stage design of a 26–28 GHz LNA based on 0.25  $\mu$ m SiGe BiCMOS technology. As usual, the emitter degeneration inductor is used to obtain noise and input impedance matching simultaneously. The paper is organized as follows. Section 2 describes the design methodology and the different detailed parts of the LNA design. Simulation and experimental results are presented in Section 3, followed by a comparison with the state of the art on LNAs. Finally, conclusions are drawn in Section 4. **2. Modeling and Circuit Design** 

### **2. Modeling and Circuit Design of the design of the design of the design techniques used of the design techniques u**

Before starting the design of the LNA circuit, we describe the design techniques used for LNA circuit design. The design of each block of LNA is described in detail in the following section.

#### *2.1. Device Size and Bias Selection*  $T_{\rm C}$  size  $\epsilon$  in dust step in designing and active integrated circuit  $T_{\rm H}$ .

Transistor size is the first important step in designing an active integrated circuit [14]. The main design specifications of the proposed LNA include a gain of 30 dB and an NF below 2.5 dB in the frequency band between 26 GHz and 28 GHz, which fits 5G antenna transceivers. Simulating the DC and RF characteristics of the transistor devices is the first step to verify the feasibility of a low-noise amplifier. For example, the DC characteristics, NF, NFmin, and gain as a function of the base-emitter voltage of the transistor (Vbe) are presented in Figure 3. We chose a 0.25  $\mu$ m BiCMOS SiGe process with an  $f_T/f_{MAX}$  ratio of around 180/200 GHz.



**Figure 3.** Circuit setup for optimum transistor size selection.

Thus, we simulated the bipolar transistor( dotted in red) performance in the mm-wave frequency range (26–28 GHz) and deduced the optimized emitter length, emitter width, and number of emitters. The transistor size was chosen to minimize the noise figure (NF) while maintaining a power consumption that was as low as possible.

wave frequency range (26–28 GHz) and deduced the optimized emitter length, emitter length, emitter length, emit

The HBT transistor was biased at 3.3 V with a current consumption of 8 mA to achieve the minimum NF. The emitter width and length were set to  $0.4$  um and  $1.5$  um to match the specifications of current consumption, NF, and gain. The number of emitters was set to  $N = 4$  to have the optimum base resistance  $r_b$ .

Based on Equation  $(1)$ , the transistor size was scaled to have the optimal transconductance *gm*, minimum *r<sup>b</sup>* , and higher current gain *β* and transition frequency *f<sup>t</sup>* .

$$
NF_{min} = 1 + \frac{1}{\beta} \sqrt{2g_m r_b} \sqrt{\frac{1}{\beta} + \left(\frac{f}{f_T}\right)^2}
$$
 (1)

With this given configuration, as shown in Figure 4, the transistor could provide a small signal gain of 15.44 dB and a minimum NF of 1.82 dB under a bias voltage ( $v_{be}$ ) of 0.86 V.



**Figure 4.** Characteristics of a transistor (gain. *NF*. and  $NF_{min}$  versus  $v_{be}$ ).

Note that the size and polarization of the BJT transistor will be optimized in the final set design assauling to the design and portaments. phase of design according to the desired performances.

phase of design according to the desired performances. In summary, transistor size (which involves selecting the appropriate dimensions (W In summary, transistor size (which involves selecting the appropriate dimensions (W and L)) as well as biasing (which affects its intrinsic gain and bandwidth) play crucial roles and L)) as well as biasing (which affects its intrinsic gain and bandwidth) play crucial roles in determining the gain characteristics of an amplifier circuit, especially in high-frequency applications where gain roll-off can occur. It is for this reason that a great intention was taken on this part to lead the circuit to good performance. In fact, a large transistor can typically offer higher gain but may have limited bandwidth due to parasitic capacitances. So, by carefully selecting transistor sizes and biasing conditions, we could optimize the gain-bandwidth product of the LNA to minimize gain roll-off and achieve the desired  $\overline{\mathbf{P}}$  performance across the operating frequency range. performance across the operating frequency range.

#### *2.2. Input-Matching Strategy and Inductive Emitter Generation*

The input matching of an LNA is a critical part of noise performance. To obtain the lowest possible loss and consequently the lowest possible noise performance, an inputmatching network consisting of LC components was used to transform the 150  $\Omega$  source impedance to an optimum noise source impedance  $Z_{op,noise}$  in the first gain stage. A degenerated common emitter (CE) technique was used to facilitate impedance matching.

Figure 5 shows an example of the equivalent circuit of a wideband input-matching network. Note that the following circuit was used just to analyze the input impedance of LNA as a function of the parameters of the circuit. The parasitic pad capacitance  $C_{pad}$ should be considered as a part of the matching network at mm-wave frequencies.



**Figure 5.** Input matching network. **Figure 5.** Input matching network.

Where  $Z_{in}$  is the equivalent input impedance of the LNA and  $Z_b$  is the input impedance of the bipolar transistor with degeneration inductor. of the bipolar transistor with degeneration inductor.

should be considered as a part of the matching network as a part of the matching network at  $m-$ 

According to the small-signal analysis, the input impedance of the input impedance of the LNA can be written be written in  $\mathcal{L}_{\text{max}}$ According to the small-signal analysis, the input impedance of the LNA can be written as follows:

$$
Z_{in}(s) = \frac{s^3 (R_q L_b C_p C_{be}) + s^2 (L_e + L_b) C_{be} + sR_q C_{be} + 1}{sC_T \left(s^2 \frac{C_{be}}{C_T} \left(L_e C_p + L_b C_{pad}\right) + s \frac{C_{be}}{C_T} R_q C_p + 1\right)}
$$
(2)

where " $s$ " is pulsation (rd/m) and

where  $\mathcal{C}^{\mathcal{C}}$  is pulsation (red) and  $\mathcal{C}^{\mathcal{C}}$ 

$$
C_T = C_P + C_{pad} + C_{be}
$$
 (3)

The equivalent resistance  $R_q$  provides the required real part for the 150  $\Omega$  input frequency, and  $f_t$  is the transition frequency of the transistor).  $L_b$  is used to enhance the matching (note that  $\frac{1}{2}$  is the degree overall NF low. According to the Friis equation [14], the quality factor and to keep the overall NF low. According to the Friis equation [14], the first stage mainly determines the NF. Meanwhile, the first CE stage can suppress the noise voltage of the inter-stage matching network. Therefore, the noise performance is like El-Nozahi's solution, which has been well analyzed in [15]. matching (note that  $L_e$  is the degeneration inductor,  $\omega_T = 2*\pi*f_t$  is the transition angular

Note that the following design considers the connection aspect of the chip to the antenna with wire bonding, whose characteristics have been included in the design modeled by wire-bonding inductance  $L_b$ .

As a conclusion for this part, impedance matching is essential for maximizing power transfer between stages of an amplifier circuit and ensuring efficient signal propagation.

In this LNA circuit, components in the matching network (inductors and capacitors) are selected and tuned to provide the desired impedance transformation over the operating frequency range of the amplifier. To avoid all problems coming from the matching network, techniques like Smith chart analysis, impedance-matching networks (L section, T section or pi-section), and iterative optimization algorithms are employed to design matching networks that achieve good impedance matching across the band and minimize reflection losses.

#### 2.3. Topology Selection

*2.3. Topology Selection*  design trade-offs, most LNA circuits are built using the multi-stage approach. Furthermore, the cascode topology fits well in realizing expected design goals by combining the advantages of common emitter and common base configurations  $[16]$ . The basic idea behind a cascode amplifier is to overcome the limitation of the miller effects due to intrinsic collector-base capacitance in the CE stage by adding a CB stage at its output, as shown in hind a cascode amplitude amplitude amplitude amplitude the miller effects of the miller effects due to interior In the mm-wave band, as a single-stage design is inefficient in meeting the expected Figure 6.

The input resistance and the large transconductance of a CE amplifier are combined with the current-buffering property and superior high-frequency response of the commonbase circuit to reduce the Miller effect [17]. Moreover, due to the common-base transistor, this topology exhibits better stability, high reverse isolation, improved bandwidth, and high gain over the entire mm-wave frequency band. As highlighted by [18], the output

admittance of the cascode topology is quite low compared to the common-emitter topology because it has a low capacitive component.



*Lc*

Figure 6. Cascode amplifier with emitter degeneration without biasing. signit or execute implifier with emitter acgorierance

The small-signal equivalent diagram corresponds to the structure shown in Figure 7.



*RFin Le re emplance shall signal hypera n* model of discode an  $s$ mall signal hybrid  $\pi$ -model of cascode amplifier with  $\epsilon$ Figure 7. Simplified small signal hybrid  $\pi$ -model of cascode amplifier with emitter degeneration.

overall NF of the amplifier. Furthermore, input impedance determines the input matching The CE stage in cascode amplifier is critical since the NF of this stage determines the network. The input impedance seen looking into the base of the CE stage is given by Equation  $(4)$ .

$$
Z_{in} = R_b + R_e + \omega_T L_e + j\omega L_e + \frac{1}{\left(\frac{j\omega C_\pi}{1 + g_m R_e}\right)}
$$
(4)

the imaginary part gets canceled out, and the real part is given by the following: overall NF of the amplifier. Furthermore, input impedance determines the input matching For the system requirements, as the source impedance for the circuit design is 150  $\Omega$ ,

$$
L_e = \frac{150 - (R_b - R_e)}{\omega_T} \text{(with } \omega_T = \text{transition pulsation)} \tag{5}
$$

is the transition pulsation, and  $\rm f_T$  is  $\mathbb{R}$  is an american equal  $\mathbb{R}$ where " $\omega_T = 2 * \pi * f_t$ " is the transition pulsation, and  $f_T$  is the transition frequency of the transistor.

unshoor.<br>The NF small signal analysis results in the expression given in Equation (6). From this equation, it is clear that NF mainly depends on dominant contributions from the base resistance and the collector current, along with the internal resistance of the input source. Theoretically, the base resistance can be indefinitely reduced by increasing the emitter area<br>

using multi-emitter transistors or placing many transistors in parallel. In practice, this also *2.4. Circuit Design*  increases the base-collector capacitance, limiting the lowest NF value that can be achieved.

௦

$$
F = 1 + \frac{R_b + R_e}{R_s} + \frac{1}{2\beta r_e} \frac{[R_s + R_b + R_e]^2}{R_s} + \frac{r_e}{2R_s} \left[ \frac{\beta r_e + R_s + R_b + R_e}{\beta r_e} \right]^2 \tag{6}
$$

2௦

#### *2.4. Circuit Design*  $\Lambda$  Given it Decian

The gain of a single-stage amplifier is too small to obtain a 30 dB linear gain. Therefore, In egan of a single-stage amplifier is too small to dividen the chose two cascode stages, as illustrated in Figure 8. (transistors  $\alpha$ ) have identical sizes, each using a single size  $\alpha$  single supply voltage of  $\alpha$ 



௦

2

**Figure 8.** Schematic of proposed ka-band 5G LNA. **Figure 8.** Schematic of proposed ka-band 5G LNA.

The conceptual schematic diagram of the realized Ka-band LNA is composed of two cascode amplifier stages. The first is optimized for noise and input matching, while the second is for gain/linearity, keeping minimal current consumption. Both active stages (transistors  $Q_1$ ,  $Q_2$ ,  $Q3$ , and  $Q_4$ ) have identical sizes, each using a single supply voltage of  $3 \text{ V.}$ 3.3 V.

The first stage, composed of transistors  $Q_1$  and  $Q_2$ , performs both input impedance matching at 150- $\Omega$  and noise matching. In contrast, the second stage (Q<sub>3</sub>, Q<sub>4</sub>) improves the amplifier's voltage gain and provides an output impedance matching of 50 Ω. An emitter length of L = 1.5  $\mu$ m, width of W = 0.4  $\mu$ m, and fingers of N = 4 was chosen for transistors  $\mathrm{Q}_1$  and  $\mathrm{Q}_2$  to exploit the peak f<sub>max</sub> of the technology. Standard base transistors were selected as two times the same size of CEs to increase the gain of the first stage by increasing the output impedance. Each cell was biased at 3.3 V.

The input matching network composed of inductances  $L_1$  and  $L_2$  and capacitance  $C_1$ was used to transform the 150  $\Omega$  source impedance to the optimum noise source impedance  $Z_{\text{on noise}}$  in the first gain stage. The inductance  $L_2$  was parallel to the ground and also had the function of electrostatic protection. Inductive source degeneration was applied in the first stage of the LNA to set the optimum noise impedance  $Z_{op,noise}$  and power impedance  $Z_{op,power}$  close to each other under simultaneous matching conditions. The output matching was obtained through the inductances  $L_5$  and  $L_6$ , and capacitances  $C_5-C_6$ to reach the flat gain and the broadband matching. The equivalent inductance of the bonding wires, used to connect the chip to the antenna, was considered in the design.

It is crucial to highlight that all matching networks are crafted with the purpose of broadening the bandwidth of the LNA. This serves to prevent the occurrence of gain roll-off, which leads to a decline in gain at elevated frequencies.

Also, obtaining consistent gain across the entire frequency spectrum poses a significant challenge at 26 GHz, mainly due to the influence of parasitic elements, substrate effects, and process variations. To address this challenge, we explored a few techniques for enhancing gain flatness like the optimization of layout configurations to mitigate the impact of parasitic  $\alpha$  capacitances and inductances.

Moreover, the influence of process variations becomes more pronounced, resulting in fluctuations in device parameters and performance metrics like gain, noise figure, and linearity. To address this challenge, we explored some strategies to alleviate the impact of process variations. This may involve the utilization of statistical design methodologies, the optimization of layout techniques to reduce substrate coupling and parasitic effects, and implementation of adaptive biasing schemes to counteract variations in device characteristics.

#### *2.5. Simulation Results 2.5. Simulation Results*

A two-stage cascode LNA was designed using SiGe BiCMOS technology. Bear in A two-stage cascode LNA was designed using SiGe BiCMOS technology. Bear in mind that the main objective of this paper was to demonstrate the feasibility of a cascode mind that the main objective of this paper was to demonstrate the feasibility of a cascode LNA operating in the ka band with an input impedance equal to 150  $Ω$ . Therefore, before starting the simulation, let us set the involved parameters. starting the simulation, let us set the involved parameters.

With an adequately degenerated inductance, Figure 9 shows the position relationship With an adequately degenerated inductance, Figure 9 shows the position relationship between the circle of NF and the input impedance  $Z_{in}$  at 27 GHz. Even though 50  $\Omega$  is the reference value, 150  $\Omega$  is the real value.



**Figure 9.** Circle of noise figure and the input impedance at 27 GHz. **Figure 9.** Circle of noise figure and the input impedance at 27 GHz.

When the input source impedance Rs was 150  $\Omega$ , the NF was about 2.3 dB. This value was used in this work to obtain the best compromise between high input impedance and was used in this work to obtain the best compromise between high input impedance and a a low noise figure. low noise figure.

Once the input resistance was set, the entire LNA structure, including interconnections (such as wire bonding), was simulated using Spectre RF circuit simulator. Note that all all simulation results presented below are extracted from post-layout. simulation results presented below are extracted from post-layout.

The forward gain is an important parameter that influences the LNA's power gain The forward gain is an important parameter that influences the LNA's power gain and voltage gain. In our targeted band of frequency between 26 GHz and 28 GHz, the obtained  $S_{21}$  lay between 21 dB and 23 dB on the useful frequency band. The forward gain of 22.8 dB was available at 27 GHz.

Bear in mind that the full LNA consumes 15 mA per stage. Both stages had the same transistor size, except that they were optimized in two different ways. The first one was optimized for the noise figure, while the second one was optimized for gain. Also note that increasing bias current could increase gain and noise figure, but it decreased the stability condition.

Figure 10 shows the input return loss was lower than  $-12$  dB at frequencies between 26 to 28 GHz. The output return loss was lower than −13.5 dB all over the targeted band of  $26.5$  to  $28.5$  GHz. The output return loss was l



**Figure 10.** Simulation results of the input and output return losses of the two-stage LNA. **Figure 10.** Simulation results of the input and output return losses of the two-stage LNA.

obtained NF at 27 GHz was 3.84 dB, while  $N_{\text{min}}$  was 3.74 dB. As presented in Figure 11, NF and NF $_{\rm min}$  are plotted as a function of frequency. The



0.01 0.1 1 10 **Figure 11.** Simulated noise figure of the two-stage LNA. **Figure 11.** Simulated noise figure of the two-stage LNA. **Frequency (GHz)**

**Figure 12. Figure 12.** The proposed LNA was unconditionally stable, and the lowest value of Rollet's  $\frac{1}{2}$ 

illustrated in Figure 13.  $\blacksquare$ The input-referred 1 dB compression point of the proposed LNA was −16 dBm, as

The third-order intercept point IIP3 of the proposed LNA was −12.17 dBm, as illustrated in Figure 14. The lines in blue and red are the fundamental output power and the third order intermodulation distortion products power (IMD3 or IM3), respectively.

While linearity remains a crucial factor in low-noise amplifier (LNA) design, the primary challenge in this particular design lies in achieving optimal gain and impedance matching. This entails the creation of an LNA capable of operating with a high input impedance of 150 Ohms.

Before moving on to the next part, we want to remind readers that process variations in semiconductor manufacturing can lead to variations in device parameters such as threshold voltage, channel length, and oxide thickness, affecting the performance of amplifier circuits. So, for this, common layout techniques include using dummy devices to balance processinduced variations, symmetric layout structures to minimize gradients in substrate biasing, and guard rings to reduce leakage currents and substrate coupling effects. All of these



techniques lead to the mitigation of the impact of process variations and ensure consistent performance across manufacturing lots. 40  $\frac{1}{100}$  iniques lead to the mitigation

Figure 12. Stability factor (Kf) of the two-stage LNA.



-30 **Figure 13.** Input-referred P1 dB of the proposed LNA. **Figure 13.** Input-referred P1 dB of the proposed LNA.



**Figure 14.** IIP3 of the proposed LNA. **Figure 14.** IIP3 of the proposed LNA.

#### **3. Measurements and Discussion 3. Measurements and Discussion**

The fully integrated mm-wave LNA for 5G applications was fabricated in 0.25 µm The fully integrated mm-wave LNA for 5G applications was fabricated in 0.25 µm SiGe BiCMOS technology. The chip layout is shown in Figure 15, and it occupies an area of SiGe BiCMOS technology. The chip layout is shown in Figure 15, and it occupies an area  $702\times1220~\mu\text{m}^2.$ 



ensure consistent performance across manufacturing lots.

**Figure 15.** Layout and die photo of the fabricated 5G mm-wave LNA. **Figure 15.** Layout and die photo of the fabricated 5G mm-wave LNA.

On-wafer measurements were performed on a standard substrate thickness chip of On-wafer measurements were performed on a standard substrate thickness chip of  $150 \mu m$ . The circuit operated with a bias voltage of 3.3 V, while the measured DC current consumption was 15 mA per stage. consumption was 15 mA per stage.

Note that the circuit was composed of two identical stages. Note that the circuit was composed of two identical stages.

RF wafer probes were used to measure the input and output ports. The measurement RF wafer probes were used to measure the input and output ports. The measurement of S-parameters was carried out with a single-ended two-port VNA. Figure 16 shows the test chip of the measured LNA. test chip of the measured LNA.



**Figure 16.** LNA under test: (a) Photograph of the LNA chip. Dimensions are 702  $\times$  1220  $\mu$ m<sup>2</sup>. Measurement bench for the characterization of the LNA. (**b**) Measurement bench for the characterization of the LNA.

The simulated and measured S-parameters of the LNA presented in Figure  $17a,b$  are in good agreement. As can be seen, the LNA achieved a maximum gain of 26 dB at 27 GHz in good agreement. As can be seen, the LNA achieved a maximum gain of 26 dB at 27 GHz and a gain greater than 25 dB over the 26–28 GHz frequency range. In addition, isolation and a gain greater than 25 dB over the 26–28 GHz frequency range. In addition, isolation S<sub>12</sub> was less than  $-32$  dB over the same frequency range.

The minimum input return loss was  $S_{11} = -0.94$  dB at 26 GHz and remained below  $0$  dB over the entire frequency band. This indicates that the LNA was stable. The output matching S<sub>22</sub> exhibited a matching level less than  $-20$  dB in the entire frequency band  $(S_{22} = -14.4$  dB@27 GHz). The S<sub>11</sub> degradation was likely due to the input impedance mismatch near 150 Ohm instead of 50 Ohm.



Note that dotted lines are the measurement results while solid lines are PLS simulation results.

Figure 17. Simulated and measured values of S<sub>11</sub>, S<sub>22</sub>, S<sub>21</sub>, and S<sub>12</sub> for the two-stage LNA.

The measured NF was around 2.35 dB at 27 GHz and 2.5 dB at 26 GHz, respectively, The measured NF was around 2.35 dB at 27 GHz and 2.5 dB at 26 GHz, respectively, as shown in Figure 18. Note that dotted lines are the PLS simulation results while solid as shown in Figure 18. Note that dotted lines are the PLS simulation results while solid lines are measurement results. lines are measurement results.



**Figure 18.** Simulated and measured NF for the two-stage LNA. **Figure 18.** Simulated and measured NF for the two-stage LNA.

The minimum NF measured was 2.33 dB@26 GHz and 1.77 dB@27 GHz. These values corresponded to the measurement at the chip level. The NF measured was much lower than its value in the event of assembly with connecting wires, which was 3.84 dB in the than its value in the event of assembly with connecting wires, which was 3.84 dB in the simulation. The effect of the package explains this difference. Indeed, the simulations conconsidered 12 bonding wires corresponding to an inductance of 250 pH each, while the urements used calibration and de-embedding directly on the wafer. The inductance of the of the bonding wires, especially to the ground, significantly degraded the noise figure by chang- $\epsilon$  ing the optimum noise impedance. Also, the amplifiert source impedance was 50 Ohms and an amplifier  $\epsilon$ Ohms under on-wafer measurements, while the LNA was designed for a source impedance<br>
of 150 Ohms to exact the co-walls for a small for measurements used calibration and de-embedding directly on the wafer. The inductance changing the optimum noise impedance. Also, the amplifier's source impedance was 50 of 150 Ohms to operate as a voltage amplifier.

01 150 Ohms to operate as a voltage ampli-A comparison focusing on recent BiCMOS LNAs is tabulated in Table 1. A comparison focusing on recent BiCMOS LNAs is tabulated in Table 1.

|                    | $\lceil 18 \rceil$            | [19]                          | $[20]$                      | $[1]$                         | $[21]$                        | $[4]$                         | <b>This Work</b>              |
|--------------------|-------------------------------|-------------------------------|-----------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|
| Process            | $0.13 \mu m$<br><b>BiCMOS</b> | $0.25 \mu m$<br><b>BiCMOS</b> | $0.13 \mu m$<br><b>CMOS</b> | $0.18 \mu m$<br><b>BiCMOS</b> | $0.13 \mu m$<br><b>BiCMOS</b> | $0.25 \mu m$<br><b>BiCMOS</b> | $0.25 \mu m$<br><b>BiCMOS</b> |
| $V_{cc}$ (V)       | 1.5                           | 1.8                           | 1.2                         | 1.8                           | 1.2                           | 2                             | 3.3                           |
| $S21$ (dB)         | 14.5                          | 10.5                          | 22.14                       | 18.6                          | 22.2                          | 28.5                          | 26                            |
| $f_0$ (GHz)        | 24                            | $16 - 43$                     | $27 - 31$                   | $22 - 32.5$                   | $22 - 47$                     | $29 - 37$                     | $26 - 28$                     |
| $NF$ (dB)          | 2.7                           | $2.5 - 4$                     | 1.86                        | 5.5                           | $3 - 4.3$                     | $3.1 - 4.1$                   | 2.35                          |
| $P_{dc}$ (mW)      | 10                            | 24                            | 33.4                        | 5                             | 9.5                           | 80                            | 30                            |
| $P_{out,dB}$ (dBm) | $-12$                         | $-8$                          | $-10$                       | $-14.6$                       | $-23$                         | $-23$                         | $NA*$                         |
| $HP3$ (dBm)        | N/A                           | 1.8                           | $-16$                       | $-5.7$                        | $-13.8$                       | $-12.5$                       | $NA*$                         |

**Table 1.** Performances of BiCMOS LNAs.

NA \*: not available for measurement. Simulation results are available in the text.

The developed LNA showed close gain and similar NF values to other circuits. Moreover, this work stands out by having the highest gain per stage, which is essential for low power consumption. The linearity of the LNA was simulated from the extraction of the compression point P1 dB and the point of intermodulation of order 3, IIP3. The simulations of the P1 dB and IIP3 at 27 GHz are provided in Figure 19 and Figure 20, respectively.



**Figure 19.** Input\_referred P1 dB of the proposed LNA. **Figure 19.** Input\_referred P1 dB of the proposed LNA. **Figure 19.** Input\_referred P1 dB of the proposed LNA.



**Figure 20.** IIP3 of the proposed LNA. **Figure 20.** IIP3 of the proposed LNA.

Other measurement results for LNA such as P1 dB and IP3 are not available.

#### **4. Conclusions**

In this paper, a 26–28 GHz, two-stage LNA design for mm-wave 5G applications has been proposed. The novelty of this design is its operation as a voltage amplifier with a higher input impedance near 150  $\Omega$  instead of 50  $\Omega$ , as usual. This LNA behavior allows for the voltage picked up by the antenna to increase. The LNA was fabricated using 0.25 µm SiGe BiCMOS technology. Measurements showed that the LNA achieved a peak gain of 26 dB between 26 and 28 GHz with an NF of 2.45 at 26 GHz. This chip consumed 15 mA per stage under a 3.3 V supply.

**Author Contributions:** Formal analysis, C.N.; Writing—original draft, conceptualization, methodology, validation, data curation, format analysis, investigation, A.B.H.; Writing—review & editing, project administration M.A.D. and P.D. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was funded by the region of Normandy (grant number is not available).

**Institutional Review Board Statement:** Not applicable.

**Informed Consent Statement:** Not applicable.

**Data Availability Statement:** The data used to support the findings of this study are confidential.

**Conflicts of Interest:** The authors declare that they have no conflicts of interest. All authors confirm that they have no conflicts of interest between themselves or with the party sponsoring this work.

#### **References**

- 1. Geha, C.; Nguyen, C.; Silva-Martinez, J. A Wideband Low-Power-Consumption 22–32.5-GHz 0.18-µm BiCMOS Active Balun-LNA With IM2 Cancellation Using a Transformer-Coupled Cascode-Cascade Topology. *IEEE Trans. Microw. Theory Tech.* **2017**, *65*, 536–547. [\[CrossRef\]](https://doi.org/10.1109/TMTT.2016.2623778)
- 2. *IEEE Standard 802.16c*; System Profiles for 10–66 GHz. Federal Communications Commission (FCC): Washington, DC, USA, 2002.
- 3. *sec. 15.515*; Technical Requirements for Vehicular Radar Systems. Federal Communications Commission (FCC): Washington, DC, USA, 2002.
- 4. Chen, Z.; Gao, H.; Leenaerts, D.M.W.; Milosevic, D.; Baltus, P.G.M. A 16–43 GHz low-noise amplifier with 2.5–4.0 dB noise figure. In Proceedings of the 2016 IEEE Asian Solid-State Circuits Conference (A-SSCC), Toyama, Japan, 7–9 November 2016.
- 5. Gungor, B.; Turkmen, E.; Yazici, M.; Kaynak, M.; Gurbuz, Y. 0.13µm SiGe BiCMOS W-Band Low-Noise Amplifier for Passive Imaging Systems. In Proceedings of the 2018 18th Mediterranean Microwave Symposium (MMS), Istanbul, Turkey, 31 October–2 November 2018; IEEE: Piscataway, NJ, USA, 2019; pp. 206–209.
- 6. Hedayati, M.K.; Abdipour, A.; Shirazi, R.S.; Cetintepe, C.; Staszewski, R.B. A 33-GHz LNA for 5G wireless systems in 28-nm bulk CMOS. *IEEE Trans. Circuits Syst. II Express Briefs* **2018**, *65*, 1460–1464.
- 7. Yao, T.; Gordon, M.Q.; Tang, K.K.W.; Yau, K.H.K.; Yang, M.; Schvan, P.; Voinigescu, S.P. Algorithmic design of CMOS LNAs and PAs for 60-GHz radio. *IEEE J. Solid-State Circuits* **2007**, *42*, 1044–1057. [\[CrossRef\]](https://doi.org/10.1109/JSSC.2007.894325)
- 8. Liu, G.; Schumacher, H. Broadband millimeter wave LNAs (47–77 GHz and 70–140 GHz) using a Type matching topology. *IEEE J. Solid-State Circuits* **2013**, *48*, 2022–2029.
- 9. Fritsche, D.; Tretter, G.; Carta, C.; Ellinger, F. Millimeter-wave low noise amplifier design in 28-nm low-power digital CMOS. *IEEE Trans. Microw. Theory Tech.* **2015**, *63*, 1910–1922. [\[CrossRef\]](https://doi.org/10.1109/TMTT.2015.2427794)
- 10. Yaghoobi, M.; Yavari, M.; Kashani, M.H.; Ghafoorifard, H.; Mirabbasi, S. A 55–64-GHz low-power small-area LNA in 65-nm CMOS with 3.8-dB average NF and ~12.8-dB power gain. *IEEE Microw. Wirel. Compon. Lett.* **2019**, *29*, 128–130. [\[CrossRef\]](https://doi.org/10.1109/LMWC.2018.2890484)
- 11. Sutbas, B.; Ng, H.J.; Wessel, J.; Koelpin, A.; Kahmen, G. A V-Band Low-Power Compact LNA in 130-nm SiGe BiCMOS Technology. *IEEE Microw. Wirel. Compon. Lett.* **2021**, *31*, 497–500. [\[CrossRef\]](https://doi.org/10.1109/LMWC.2021.3062983)
- 12. Xie, C.S.; Wu, P.; Yu, Z.J.; Tan, C. A Q-Band Current-Reused Low Noise Amplifier with Simultaneous Noise and Input Matching. *Prog. Electromagn. Res. C* **2021**, *111*, 163–172. [\[CrossRef\]](https://doi.org/10.2528/PIERC21030202)
- 13. Friis, H.T. Noise Figure of radio receivers. *Proc. IRE* **1944**, *32*, 419–422. [\[CrossRef\]](https://doi.org/10.1109/JRPROC.1944.232049)
- 14. Nikandish, G.; Medi, A. Transformer-feedback interstage bandwidth enhancement for MMIC multistage amplifiers. *IEEE Trans. Microw. Theory Tech.* **2015**, *63*, 441–448. [\[CrossRef\]](https://doi.org/10.1109/TMTT.2014.2383400)
- 15. El-Noza, M.; Sanchez-Sinencio, E.; Entesari, K. A millimeter-wave (23–32 GHz) wideband BiCMOS low-noise amplifier. *IEEE J. Solid State Circuits* **2010**, *45*, 289–299. [\[CrossRef\]](https://doi.org/10.1109/JSSC.2009.2038126)
- 16. Maalik, S. Structured LNA Design for Next Generation Mobile Communication. Master's Thesis, Chalmers University of Technology, Gothenburg, Sweden, 2014.
- 17. Smith, S. *Microelectronics Circuits*, 5th ed.; Oxford University Press: Oxford, UK, 2004.
- 18. Issakov, V.; Werthof, A. A 10 mW LNA with Temperature Compensation for 24 GHz Radar Applications in SiGe BiCMOS. In Proceedings of the 2020 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCICTS), Monterey, CA, USA, 16–19 November 2020; IEEE: Piscataway, NJ, USA, 2020; pp. 1–4.
- 19. Chen, Z.; Gao, H.; Leenaerts, D.; Milosevic, D.; Baltus, P. A 29–37 GHz BiCMOS low-noise amplifier with 28.5 dB peak gain and 3.1–4.1 dB NF. In Proceedings of the 2018 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), Philadelphia, PA, USA, 10–12 June 2018; IEEE: Piscataway, NJ, USA, 2018; pp. 288–291.
- 20. Hosseini, S.A.; Taheri, M.M.; Khosravi, R.; Moradi, G. A 27-31 GHz CMOS LNA for 5G Application via Improved Noise Cancellation Technique and Gain Boosting. *Int. J. Smart Electr. Eng.* **2022**, *11*, 21–26.
- 21. Wang, K.; Zhang, H. A 22-to-47 GHz 2-stage LNA with 22.2 dB peak gain by using coupled L-Type interstage matching inductors. *IEEE Trans. Circuits Syst. I Regul. Pap.* **2020**, *67*, 4607–4617. [\[CrossRef\]](https://doi.org/10.1109/TCSI.2020.3019335)

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.