

## 3D interconnects for III-V semiconductor heterostructures for miniaturized power devices

Mathieu de Lafontaine, Thomas Bidaud, Guillaume Gay, Erwine Pargon, Camille Petit-Etienne, Artur Turala, Romain Stricher, Serge Ecoffey, Maïté Volatier, Abdelatif Jaouad, et al.

## ▶ To cite this version:

Mathieu de Lafontaine, Thomas Bidaud, Guillaume Gay, Erwine Pargon, Camille Petit-Etienne, et al.. 3D interconnects for III-V semiconductor heterostructures for miniaturized power devices. Cell Reports Physical Science, 2023, 4 (12), pp.101701. 10.1016/j.xcrp.2023.101701. hal-04303237

## HAL Id: hal-04303237 https://hal.science/hal-04303237v1

Submitted on 9 Oct 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



Distributed under a Creative Commons Attribution - NonCommercial - NoDerivatives 4.0 International License

# Cell Reports Physical Science

## Article

# 3D interconnects for III-V semiconductor heterostructures for miniaturized power devices



This work by de Lafontaine et al. reports a method to fabricate 3D interconnects on III-V semiconductor devices. A proof of concept is realized on III-V/Ge triple-junction solar cells with an area 3 orders of magnitude smaller compared with standard chips. This strategy enables device miniaturization with increased wafer area use.

Mathieu de Lafontaine, Thomas Bidaud, Guillaume Gay, ..., Simon Fafard, Vincent Aimez, Maxime Darnon

mdelafon@uottawa.ca

## Highlights

3D interconnects on III-V devices offer high power density and miniaturization

3D interconnects are fabricated on III-V/Ge triple-junction micro solar cells

The interconnects achieve a 6-fold increase in wafer area use

The interconnects enable device area reduction by up to 3 orders of magnitude

de Lafontaine et al., Cell Reports Physical Science 4, 101701 December 20, 2023 © 2023 The Author(s). https://doi.org/10.1016/j.xcrp.2023.101701



## Article



# 3D interconnects for III-V semiconductor heterostructures for miniaturized power devices

Mathieu de Lafontaine,<sup>1,2,3,4,5,\*</sup> Thomas Bidaud,<sup>1,2</sup> Guillaume Gay,<sup>3</sup> Erwine Pargon,<sup>3</sup> Camille Petit-Etienne,<sup>3</sup> Artur Turala,<sup>1,2</sup> Romain Stricher,<sup>1,2</sup> Serge Ecoffey,<sup>1,2</sup> Maïté Volatier,<sup>1,2</sup> Abdelatif Jaouad,<sup>1,2</sup> Christopher E. Valdivia,<sup>4</sup> Karin Hinzer,<sup>4</sup> Simon Fafard,<sup>1,2</sup> Vincent Aimez,<sup>1,2</sup> and Maxime Darnon<sup>1,2</sup>

## SUMMARY

Three-dimensional (3D) interconnects increase chip power density and enable miniaturization. Photonic chips require new processes to enable transitioning to 3D interconnects. We fabricate 3D interconnects on a multijunction solar cell, leveraging processes such as III-V heterostructure plasma etching, gold electrodeposition, and chemical-mechanical polishing to integrate through substrate vias to the heterostructure. Wafer bonding is used to handle 20- $\mu$ mthin III-V films. The strategy enables us to demonstrate photonic power devices having areas 3 orders of magnitude smaller compared to standard chips. The design also yields a small shading factor below 3%. Compared to miniaturized photonic power devices with twodimensional connections, 3D interconnects achieve a 6-fold increase in wafer area use. These improvements will enhance the power vield per wafer while unlocking high-density and miniaturized devices for applications such as power over fiber, the internet of things, and microconcentrator photovoltaics.

## INTRODUCTION

Miniaturization and densification of power devices are the cornerstone of modern technologies for fields such as photovoltaics, photonics, betavoltaics, thermophotovoltaics, and power electronics. Densification in a two-dimensional (2D) framework faces ever increasing difficulties from lithography and packaging limitations. Over the past decades, three-dimensional (3D) integration has already been developed and refined for silicon-based electronics to support the historical rate of progress of complementary metal oxide semiconductor (CMOS) scaling.<sup>1–5</sup> Through substrate vias (TSVs) enable chip and device stacking while providing electrical power and communication.

For optical power applications, silicon has several limitations compared with III-V semiconductors. Its indirect bandgap prevents efficient light conversion to electricity for photovoltaic and photonic applications. Its fixed bandgap limits photonic, photovoltaic, betavoltaic, and thermophotovoltaic applications to a limited spectral region. III-V semiconductors can cover all wavelengths from the mid-infrared to the ultraviolet C region. Furthermore, silicon electronic mobility is several orders of magnitude lower than some III-V semiconductors.<sup>6,7</sup>

Improving both densification and efficiency of power devices ultimately requires 3D integration of III-V semiconductors. For GaN and SiC power-electronic modules,

<sup>1</sup>Laboratoire Nanotechnologie Nanosystèmes (LN2) – CNRS IRL-3463, Université de Sherbrooke, 3000 Boulevard Université, Sherbrooke, QC J1K OA5, Canada

<sup>2</sup>Institut Interdisciplinaire Innovation Technologique (3IT), Université de Sherbrooke, 3000 Boulevard Université, Sherbrooke, QC J1K OA5, Canada

<sup>3</sup>Université Grenoble Alpes CNRS, CEA/LETI-Minatec, Grenoble INP, LTM, 17 Avenue des Martyrs, 38054 Grenoble, Grenoble, France

<sup>4</sup>SUNLAB, Nexus for Quantum Technologies Institute, University of Ottawa, 75 Laurier Avenue E, Ottawa, ON K1N 6N5, Canada

<sup>5</sup>Lead contact

\*Correspondence: mdelafon@uottawa.ca https://doi.org/10.1016/j.xcrp.2023.101701



1







#### Figure 1. Densification and power loss mitigation through 3D integration

(A) Schematics of a 2D electronic circuit on a III-V epiwafer and a 3D electronic circuit on two III-V epiwafers bonded together and interconnected with through substrate vias.(B) Thermophotovoltaic cell with 2D planar contacts and 3D interconnections using TSVs.

flip-chip<sup>8,9</sup> and hybrid approaches with Si TSVs<sup>10-12</sup> are still used, but some developments were performed for SiC via etching.<sup>13</sup> TSVs would also improve densification of high frequency devices such as high-electron-mobility transistors (HEMTs) and heterojunction bipolar transistors (HBTs). Figure 1A illustrates how power component densification can be improved from 2D to 3D integration by stacking III-V epiwafers and interconnecting them with TSVs. For betavoltaic devices, a 3D scheme would improve power output by stacking multiple layers of radioisotope materials and III-V cells.<sup>14,15</sup> For thermophotovoltaic conversion, III-V alloys are used to convert heat into electricity.<sup>16,17</sup> Because of the low bandgap used, thermophotovoltaic devices generate high current densities ( ${\sim}1\frac{A}{cm^2}$  under a 2,000°C source  $^{16}$ ) and could benefit from 3D interconnects to mitigate series resistance losses. The schematics in Figure 1B illustrate this strategy by reducing the metallization path length with a 3D integration using TSVs, which limits the joule losses compared with planar contacts with a 2D integration. For photovoltaics, 3D interconnects can increase the conversion efficiency and reduce the shading. Metal wrap through (MWT) was first developed on Si solar cells to reduce the shading factor to a value ranging between 3.4% and 5.6%.<sup>18-22</sup> The concept has been recently transposed to III-V photovoltaics.<sup>23-25</sup> Simulation results have shown that TSVs could reduce the series resistance by 70% compared with standard contacts on triple-junction solar cells.<sup>26</sup>

In this work, we demonstrate 3D interconnects on III-V heterostructures to increase the efficiency, increase the power density and miniaturize the device. The proof of concept has been performed on a micro-scale III-V/Ge multijunction solar cell by adding TSV contacts. III-V multijunction solar cells currently hold several conversion efficiency records,<sup>27–30</sup> but they are limited by shading and resistive losses. Micro-scale solar cells (µcells) have been proposed to alleviate heat dissipation and





#### Figure 2. Solar cell architectures and shading factor comparison

(A-C) Schematic of (A) a standard busbar and grid lines micro solar cell, (B) a through substrate via contact micro solar cell (TSV), and (C) a cross-fingers through substrate via contact (X-TSV) micro solar cell from the front side (left) and the rear side (right).

(D) The table compares the shading factor for each design. The shading factors for metal wrap through (MWT) Si solar cells and the efficiencies were taken from the literature  $^{18-22,25,27}$  and this work.

resistive losses.<sup>31–38</sup> It has been the object of a growing interest for both numerical simulations<sup>32,36</sup> and experimental works.<sup>33,34,36,37</sup> As depicted in Figure 2A, the device size can be reduced, but the two busbars on the front side cannot, that is because their areas are fixed by packaging requirements. This leads to an increased ratio of metallized to active area as the device size is reduced, <sup>36</sup> reducing the power yield per wafer. Furthermore, it increases the dark current contribution and reduces the open-circuit voltage.<sup>36</sup> Photonic power converters<sup>39–43</sup> also suffer from the same effects as they are miniaturized and will benefit from 3D interconnects. Various other power devices are facing similar challenges as internet-of-things devices are being miniaturized.

Using TSVs to transfer the front side contact to the back side through the device could mitigate shading, dark current contribution, and resistive losses. Figure 2 presents schematics of a III-V multijunction solar cell with a TSV contact (Figure 2B) and with cross-fingers TSV contact (X-TSV; Figure 2C). The shading factors of each architecture are presented in the table in Figure 2D. The shading factor depends on the device size for standard contacts, as it varies from 6% for large device





(~1 × 1 cm<sup>2</sup>) to 68% for small devices, whereas it is constant for a 3D architecture. Simulations of 3D interconnects on multijunction solar cells demonstrated a conversion efficiency increase up to 3% absolute and a power yield enhancement per wafer of 20%.<sup>26,44</sup> The first TSV multijunction solar cell was fabricated on an inverted dualjunction heterostructure, demonstrating the proof of concept.<sup>24,25</sup>

In this study, we demonstrate a proof of concept of 3D interconnects on micro-scale triple-junction solar cells to miniaturize, reduce the shading, reduce the parasitic dark current, increase the power density, and improve the power yield per wafer.

## RESULTS

#### Characterization

The X-TSV triple-junction solar cells were characterized on their performance, their shading factor, and their wafer use for power generation. They were benchmarked to standard front and rear side contact triple-junction solar cells on all these metrics to assess the viability of the technology.

Ten X-TSV ucells were characterized, and Figure 3A presents the current densityvoltage (J-V) characteristics of X-TSV µcells under 0.88 sun AM1.5G illumination. On average, the cells present an open-circuit voltage (Voc) of 2.276 V, a short-circuit current density (J $_{sc})$  of 8.61  $\frac{mA}{cm^2},$  and a fill factor (FF) of 82.1%, which results in maximum power of 16.1  $\frac{mW}{cm^2}$  and efficiency of 18.3%. The spread of these parameters is depicted in Figure 3B. These results are reproducible over several devices, as low variability was observed among the characterized devices. All the measured parameters are within 2.8% of the average over ten cells. However, the devices present a lower short-circuit current density (J<sub>sc</sub>) and open-circuit voltage (V<sub>oc</sub>) than state-ofthe-art III-V/Ge triple-junction solar cells.<sup>45</sup> The lower  $J_{sc}$  can be explained by parasitic absorption and additional reflections from the polydimethylsiloxane (PDMS) and quartz on the front side. These losses will be suppressed once the quartz and PDMS are replaced with an optimized antireflection coating, such as a SiN<sub>x</sub>H<sub>y</sub>/  $SiO_xH_y$  bilayer<sup>37</sup> or microstructured antireflection coating.<sup>46</sup> As for the V<sub>oc</sub>, increased edge recombination from a large perimeter-to-area ratio  $\frac{P}{\Delta}$  can explain the lower values, as previously shown on micro cells with standard metallization.<sup>36,37</sup> Previous work has shown that surface recombination at the edge of the solar cell becomes important by adding via holes and at micrometric scales. <sup>36,37,47–52</sup> This phenomenon can be mitigated by efficient surface passivation methods.<sup>23,37</sup> The devices studied have a small area (180 × 180  $\mu$ m<sup>2</sup>) and a hole in the middle, which increases  $\frac{P}{A}$  to 232 cm<sup>-1</sup>, almost twice the value of their micro cells with standard metallization counterparts.  $^{36,37}$  Albert et al  $^{37}$  previously reported a lower V  $_{\rm ox}$  (2.1 V) for a smaller  $\frac{P}{A}$  (80 cm<sup>-1</sup>) despite the fact that a similar III-V/Ge triple-junction heterostructure was used. This difference is caused by the use of standard contacts, which creates a larger shaded area than the X-TSV design. It increases the parasitic dark current, which lowers the open-circuit voltage. Such a mechanism was recently put in light by Wiesenfarth et al.<sup>36</sup> The results show that a 3D interconnection scheme can successfully reduce parasitic dark current losses on miniaturized device.

## **Performance improvement**

To assess the improvement from the X-TSV architecture, the front metallization needs to be compared with that of a standard contact architecture. Figure 4A presents a top view optical microscope image of an X-TSV  $\mu$ cell. To compare the front side contact design, those images are compared with standard contact  $\mu$ cells fabricated by Albert et al.<sup>37</sup> (Figure 4B) and a standard 5.5 × 5.5 mm cell (Figure 4C). On





#### Figure 3. Electrical characterization

(A) Current density-voltage characteristics of X-TSV micro solar cells averaged over 10 cells. The gray area along the curve is the variability between all devices.

(B) Boxplots presenting the data spread of the V<sub>oc</sub>, J<sub>sc</sub>, FF, maximum power ( $P_{max}$ ), and efficiency over all 10 devices. The mean is depicted in blue.

the schematics of Figures 4A–4C, the active region, the metallization, and mesa isolation trenches are represented in blue, gold, and purple, respectively. The trends of the shading factor as a function of the device area for various architecture are depicted in Figure 4D. The shading factor is defined as the ratio between the metallized area (Figures 4A–4C, gold area) and the device area (Figures 4A–4C, sum of blue and gold areas). The wafer use for power generation is also studied as a function of the device area, as shown in Figure 4E. We define the wafer use for power generation as the ratio between active area (Figures 4A–4C, blue area) over the total wafer area (Figures 4A–4C, sum of blue, gold, and purple areas).

It is possible to notice that the metallization area is 15 times larger on standard  $\mu$ cells (Figure 4B; ~14,400  $\mu$ m<sup>2</sup>) than X-TSV cells (Figure 4A; ~910  $\mu$ m<sup>2</sup>). This is mainly





#### Figure 4. Device schematics and area comparisons

(A–C) Optical microscope images (left) and schematics (right) of (A) X-TSV  $\mu$ cells (50  $\mu$ m scale bar), (B) standard contact  $\mu$ cells reported in another study (50  $\mu$ m scale bar), <sup>37</sup> and (C) a 5.5 × 5.5 mm standard cell (1 mm scale bar). The schematics of all three devices with the regions of interest are identified. The active region is presented in blue, the metallization is shown in gold, and the mesa isolation is presented in purple.

(D) Shading factor presented as a function of the device area for standard cells, TSV cells, and X-TSV cells. Several experimental results from the literature<sup>36,37</sup> are also presented.

(E) Wafer use for power generation presented as a function of the device area for standard cells, X-TSV cells, and TSV cells.

caused by the busbar dimension as it is bound by the wire bonding and packaging techniques. This result confirms that the shaded area can be reduced by using a TSV architecture instead of grid lines and busbars. Figure 4D indicates that as the size of a device with standard contacts is reduced from a centimeter size down to a submillimetric size, the metallization ratio jumps from 7% to ~68%. The standard µcells previously reported by Wiesenfarth et al.<sup>36</sup> and Albert et al.<sup>37</sup> follow the standard contact trend quite well. The shading factor for a commercial 5.5 × 5.5 mm<sup>2</sup> cell is also shown in Figure 4D, and it is also consistent with the trend as it has a metallization ratio of 11%. Using X-TSVs enables to break this trend and to maintain the



metallization ratio down to 2.8%. More importantly, this ratio does not vary with device area, as this architecture is unrestricted by busbars on the front side. This demonstrates the relevance of the X-TSV contact architecture for multijunction solar cell for a wide range of device sizes. It enables the fabrication of submillimetric solar cells without having the majority of the active area shaded by the metallization. The cross-finger ohmic contact is determined by the photolithography mask design. For example, the cross-fingers could be removed to only keep a concentric ohmic contact aligned with the via (baseline TSV architecture). In this case, the metallization ratio is further reduced to a value of 0.5%.

As for the wafer use (Figure 4E), the standard contact solar cells trend drops precipitously from 91% for a 1 × 1 cm<sup>2</sup> down to 11% for submillimetric devices. The 5.5 × 5.5 mm<sup>2</sup> commercial concentrator photovoltaic (CPV) cell also follows this trend. However, submillimetric standard contact cells present a dramatically low wafer use (<60%), which suggests that they may not be industrially viable. Again, both X-TSVs and TSVs make it possible to break this trend. For centimeter-scale devices, the wafer use is 99% and 97% for the TSV and X-TSV designs, respectively, representing 9% and 7% increases, respectively, compared with standard contact devices. The major improvement comes from the increased useful area use at a submillimetric scale. In this case, the wafer use drops respectively to 82% and 80% for the TSV and X-TSV designs. Substituting standard contacts for TSV or X-TSV architectures on  $\mu$ cells could therefore increase this metric by respectively 645% and 627%. Considering the substrate and epitaxy costs, <sup>53</sup> using these architectures could be a great benefit to solar cells or other optoelectronic devices miniaturization.

## DISCUSSION

The enhanced level of complexity from a 3D architecture has three main challenges: (1) increased failure risks, (2) increased manufacturing costs, and (3) requirement for specialized tools. The increased failure risks can be explained by the number of technological steps required as it is more than 10-fold to that required for standard contacts. Furthermore, adding vias creates an enhanced shunting risk. Despite the process complexity, 25% of the first generation prototypes had an excellent electrical performance in this study. Several technological steps such as plasma etching and atomic layer deposition (ALD) are already well known and used in the CMOS industry. Therefore, the knowledge of this mature industry can also mitigate the risk associated to device failure.

The increased manufacturing cost from the additional technological steps is unavoidable. It is currently difficult to assess the manufacturing cost of X-TSV µcells because no industrial transfer has occurred yet, but it is still possible to do some preliminary projections. The microfabrication steps required on standard multijunction solar cells represent approximately 10% over the total cost of the device. Assuming that the manufacturing cost increases linearly with the number of steps, TSV contact microfabrication would represent 100% of the current standard contact multijunction solar cell, since the number of fabrication steps is 10-fold higher. From this estimation, X-TSV cells would be 1.9 times the cost of a current standard contact multijunction solar cell. However, there are several mitigating factors to consider. The manufacturing cost increase must be considered in the context that it also comes with an active wafer use for power generation increase. For X-TSV µcells, it has been shown in the previous section that the active area can be increased 6-fold compared with miniaturized standard contact solar cells. This large improvement comes from the standard front metallization not being suited for miniaturized



device, whereas 3D interconnects are independent of the device area. Assuming an identical conversion efficiency can be realized with further development, these projections indicate that the cost per watt associated to this technology could be reduced 3-fold by using X-TSV µcells instead of standard contact µcells. Therefore, considering the projected pros and cons, using 3D interconnects would be a pathway toward reducing the cost per energy yield of miniaturized III-V cells. This is a positive projection considering the fact that the current challenge is to reduce the cost of III-V based solar cells.<sup>53–55</sup> Note that using 3D interconnects could also reduce the cost of cell assembly, as surface mounting technology assembly processes could be used instead of more expensive wirebonding interconnection processes.

Specialized tools that are not common in the multijunction photovoltaic industry will be required to manufacture TSV contacts. To name a few, plasma etching, ALD and chemical-mechanical planarization (CMP) are not currently used in multijunction solar cell manufacturing, which suggests that a paradigm shift will be required for X-TSV manufacturing. However, those three techniques have been well known for several decades in the CMOS industry. This aspect gives additional weight to the relevance of the CMOS industry in the scope of manufacturing these devices. Learning from the CMOS industry, could therefore mitigate the risks associated to this last challenge. This aspect is of significant importance considering the multiple challenges associated to TSV reliability.<sup>3–5</sup>

Several improvements could be made to increase the X-TSV device performance. The vias are not the limiting factor for series resistance. Under concentrated sunlight, the series resistance in the window and emitter layers become the limiting factor.<sup>26</sup> Therefore, for larger devices with via arrays, reducing the pitch between each via could improve the performance. With further process optimization, the via diameter could be reduced to 5  $\mu$ m. This small change will reduce the shading factor by 24% compared with the values reported in this study. Last, no antireflection coating was used in this study and a quartz substrate was bonded on the front side to handle the thin heterostructure. These two aspects reduce the photogenerated current by more than 30%. These devices could be improved by adding an antireflection coating and by removing the quartz substrate. In that case, the device rear side will need to be bonded on another handling substrate, which will require additional processes.

The prototypes were developed on a III-V/Ge triple-junction heterostructure. However, the baseline process does not depend on a specific heterostructure, which means that it could be applied to four or more junction solar cells.<sup>28,29</sup> Photonic power converters can have a small active area, ranging from 0.054 cm<sup>2</sup>,<sup>39,40</sup> down to 0.034 cm<sup>2</sup>.<sup>41,42</sup> Thermophotovoltaic devices generate high current densities<sup>16</sup> and could benefit from this architecture to mitigate series resistance losses. Three-dimensional interconnects could thus benefit a wide range of III-V based devices that require miniaturization, improved power management or reduced production cost. For large-area devices, it would be feasible to add vias for applications such as thermophotovoltaics, large photonic power converters areas and betavoltaics. The back contacts could be interdigitated as shown in previous work.<sup>56</sup>

We demonstrated the proof of concept of the first  $\mu$ cell with a TSV contact architecture. X-TSV  $\mu$ cells presented excellent electrical performance with a high FF (82%) and a high V<sub>oc</sub> (2.28 V), despite their large  $\frac{P}{A}$  (232 cm<sup>-1</sup>). The X-TSV architecture enables a large reduction of the metallized area on the front side of the solar cell. With standard grid line/busbar contacts, the metallized area can jump from 6% to 68%





from device miniaturization. Using X-TSV or TSV contacts break this trend by keeping metallized ratios of 2.8% and 0.5%, respectively, regardless of the device size. Furthermore, the baseline TSV process uses plasma mesa isolation, which, combined with the reduced metallized area, greatly enhances the wafer use for active area. The current design could increase the wafer use for power generation more than 6-fold for submillimetric solar cells. This aspect is quite relevant considering the fact that III-V semiconductors are expensive. This concept can be readily applied to other multijunction solar cell heterostructures, photonic power converters and thermophotovoltaic devices.

## **EXPERIMENTAL PROCEDURES**

## **Resource** availability

### Lead contact

Further information and requests should be directed to and will be fulfilled by the lead contact, Mathieu de Lafontaine (mdelafon@uottawa.ca).

## Materials availability

This study did not generate new unique materials. The III-V/Ge triple-junction heterostructures used in this study are commercially available. All microfabrication products used in this study are commercially available.

### Data and code availability

Data reported in this paper can be provided by the lead contact upon reasonable request. This paper does not report original code.

### **Microfabrication process**

The main fabrication steps are presented in Figure 5. The process starts from a commercial III-V/Ge triple-junction heterostructure with a InGaP top cell, a (In)GaAs middle cell and a Ge bottom cell. All devices presented in this study were fabricated from the same wafer. The first step consists in plasma etching a via hole through the active regions (Figure 5A). A SiO<sub>2</sub> hard mask was deposited by plasma-enhanced chemical vapor deposition (PECVD) in an STS PECVD system. The hard mask was patterned by contact photolithography and a CF<sub>4</sub>/He/H<sub>2</sub> plasma in an STS inductively coupled plasma (ICP)-reactive ion etching (RIE) plasma etcher. The patterns were transferred into the heterostructure with a SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub> plasma in an STS ICP-RIE plasma etcher to form a 10- $\mu$ m-diameter via hole (Figure 5A). The vias are electrically isolated with a 50-nm-thick Al<sub>2</sub>O<sub>3</sub> film deposited by ALD, as shown in Figure 5B. Al<sub>2</sub>(CH<sub>3</sub>)<sub>6</sub> cycled with H<sub>2</sub>O were used as the precursors.

The via metallization is realized in two steps. A TiN film is deposited by plasmaenhanced ALD (PEALD) (Figure 5B), and the precursors used were Ti[N(CH<sub>3</sub>)<sub>2</sub>]<sub>4</sub> cycled with an N<sub>2</sub>/H<sub>2</sub>/Ar plasma. TiN is used as a seed layer to metallize the vias by Au electroplating, as shown in Figure 5C. To improve gold adhesion to TiN within the via holes, the sample was cleaned using isopropanol under ultrasound and under rough vacuum. The sample was then deoxidized with buffered oxide etch and the TiN surface was treated with a PdCl<sub>2</sub> (0.28 mM)/HCl (36.5 mM)/HF (185.2mM) solution.<sup>57</sup> Electroplating was performed with commercial solution Elevate Gold 7990 with a constant current density of 1  $\frac{mA}{cm^2}$ . After this step, the vias are metallized but there is an excess in Au, TiN, and Al<sub>2</sub>O<sub>3</sub> on the front side. Figure 5D shows the next step, consisting in selectively removing the gold on the front side. It is performed by a gold CMP in a Alpsitec E460 tool. A gold etch slurry diluted in deionized (DI) water (1:10) was chosen to enhance the chemical aspect of this process. Then, both ALD layers are etched with a BCl<sub>3</sub>/Ar plasma







#### Figure 5. Microfabrication process

Schematics of the microfabrication process for cross-fingers through substrate via contact fabrication on a III-V/Ge triple-junction heterostructure.

performed in an STS ICP-RIE reactor, as illustrated in Figure 5D. After this step, the via is completely isolated and metallized and the contact layer is revealed on the front side. The cross-finger ohmic contact is patterned on both the via and the contact layer by contact photolithography, metal evaporation of Ni/Ge/Au/Ni/Au and lift-off (Figure 5E). To limit the shading, the cross-finger width is limited to 3  $\mu$ m, and the concentric ohmic contact has a diameter of 14 µm. Then, a mesa isolation is performed by plasma etching with a SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub> chemistry in an STS ICP-RIE plasma etcher. This step defines 10-µm-wide trenches around every single µcell (Figure 5F). This step also defines the individual device size to 180  $\times$  180  $\mu$ m<sup>2</sup>. The samples are immersed in an NH<sub>4</sub>OH/H<sub>2</sub>O<sub>2</sub>/H<sub>2</sub>O (9:9:240) solution to clean the mesa isolation sidewall and to etch the contact layer, in a self-aligned fashion with the ohmic contact, as shown in Figure 5G. The front side is then permanently bonded on a guartz substrate with PDMS, as shown in Figure 5H. The PDMS Sylgard 184 was used with a weight ratio of 10:1 between the elastomer base and curing agent. The PDMS is put in a vacuum chamber to outgas all the air bubbles. The bonding is performed at atmospheric pressure and on a hot plate at 100°C for one hour to cross-link PDMS. A pressure of 50 kPa was applied between the cell and the guartz during cross-linking. The substrate bonding keeps the mechanical integrity of the device after the substrate is thinned down to a thickness of 20 µm. This last step marks the end of the front side processing as no antireflecting



coating was deposited. For this study, it was not possible to accurately design an antireflection coating. The optical effect of the PDMS after wafer bonding on X-TSV solar cells are challenging to predict as the PDMS refractive index and the thickness may vary. Furthermore, PECVD processes used to deposit antireflection coatings are usually performed at temperatures higher than 200°C and thermal expansion can damage the via. Figure 51 illustrates the substrate thinning to reveal the via on the backside It is performed with an SF<sub>6</sub> plasma etching process in an STS ICP-RIE etcher. After the via is revealed on the rear side, an epoxy-based photoresist is deposited and patterned on the rear side, as shown in Figure 5J. This dielectric film has two purposes: (1) it electrically isolates the anode from the Ge substrate to prevent from any short circuit, and (2) it acts as an etching mask for the next step. The via dielectric at the bottom of the via is then opened with a BCl<sub>3</sub>/Ar plasma in an STS ICP-RIE etcher. This step exposes the via metallization on the backside, as illustrated in Figure 5K. Finally, a last photolithography, a Ni/Al metal evaporation and lift-off are performed to pattern both contacts on the backside. As shown in Figure 5L, the anode is deposited on both the via metallization and the dielectric film, whereas the cathode is deposited on the Ge substrate.

## Solar cell characterization

Fabricated X-TSV solar cells were characterized by J-V measurements under illumination. The solar simulator is a Newport Oriel Sol3A with an AM1.5D filter and it was calibrated to a power of 0.88 sun to minimize the current mismatch and have an accurate assessment of the FF. Calibration was performed using InGaP and (In)GaAs isotypes solar cells. Measurements were performed from -0.05 V up to 2.65 V with 0.01 V steps and  $\sim$ 17 ms integration time in forward direction. A 1 × 1 cm aperture was used during the measurement.

## ACKNOWLEDGMENTS

P. Albert is acknowledged for the optical microscope image of a standard contact µcell. LN2 is a joint International Research Laboratory (IRL 3463) funded and jointly operated by Université de Sherbrooke (Canada) and Centre National de la Recherche Scientifique (CNRS) (France) as well as Institut National des Sciences Appliquées de Lyon (INSA Lyon), ECL, Université Grenoble Alpes (UGA), and the French national nanofabrication network RENATECH. Support from NSERC, Prompt, and STACE through the MARS-CPV project is acknowledged. Support from the European Union under the HORIZON EUROPE Framework Programme (project name: SOLARX; grant 101084158) is acknowledged. M.d.L. acknowledges Fonds de Recherche du Québec – Nature et Technologies and Université Grenoble Alpes for financial support.

## **AUTHOR CONTRIBUTIONS**

Conceptualization, M.d.L., A.J., V.A., and M.D.; methodology, M.d.L., T.B., E.P, C.P.-E., A.T., R.S., A.J., C.E.V., and M.D.; software, M.d.L. and T.B.; validation, M.d.L., T.B., A.T., R.S., S.E., and C.E.V.; formal analysis, M.d.L. and T.B.; investigation, M.d.L., T.B., R.S., S.E., and C.E.V.; resources, M.d.L., T.B., A.T., S.E., A.J., C.E.V., K.H., S.F., V.A., and M.D.; data curation, M.d.L. and T.B.; writing – original draft, M.d.L.; writing – review & editing, M.d.L., T.B., E.P., A.T., S.E., C.E.V., K.H., S.F., and M.D.; visualization, M.d.L., C.E.V., K.H., and M.D.; supervision, E.P., M.V., A.J., C.E.V., K.H., S.F., V.A., and M.D.; project administration, M.d.L., E.P., M.V., A.J., S.F., V.A., and M.D.





## **DECLARATION OF INTERESTS**

C.E.V. is a co-founder and chief technology officer of Enurgen. K.H. is a co-founder and president of Enurgen. S.F. is an employee of Broadcom Canada.

## **INCLUSION AND DIVERSITY**

We support inclusive, diverse, and equitable conduct of research.

Received: September 1, 2023 Revised: October 23, 2023 Accepted: November 3, 2023 Published: November 22, 2023

## REFERENCES

- Khorramdel, B., Liljeholm, J., Laurila, M.-M., Lammi, T., Mårtensson, G., Ebefors, T., Niklaus, F., and Mäntysalo, M. (2017). Inkjet printing technology for increasing the I/O density of 3D TSV interposers. Microsyst. Nanoeng. 3, 17002–17009.
- Cho, D.H., Seo, S.M., Kim, J.B., Rajendran, S.H., and Jung, J.P. (2021). A review on the fabrication and reliability of three-dimensional integration technologies for microelectronic packaging: Through-Si-via and solder bumping process. Metals 11, 1664.
- Lau, J.H. (2010). TSV manufacturing yield and hidden costs for 3D IC integration. In 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC), pp. 1031–1042.
- Croes, K., De Messemaeker, J., Li, Y., Guo, W., Varela Pedreira, O., Cherman, V., Stucchi, M., De Wolf, I., and Beyne, E. (2016). Reliability challenges related to TSV integration and 3-D stacking. IEEE Des. Test 33, 37–45.
- Okoro, C., Lau, J.W., Golshany, F., Hummler, K., and Obeng, Y.S. (2014). A detailed failure analysis examination of the effect of thermal cycling on Cu TSV reliability. IEEE Trans. Electron Devices 61, 15–22.
- Del Alamo, J.A. (2011). Nanometre-scale electronics with III-V compound semiconductors. Nature 479, 317–323.
- Del Alamo, J.A., Antoniadis, D.A., Lin, J., Lu, W., Vardi, A., and Zhao, X. (2015). III-V MOSFETs for future CMOS. In 2015 IEEE Compound Semiconductor Integrated Circuit Symposium (CSICS), pp. 1–4.
- Mantooth, H.A., and Ang, S.S. (2018). Packaging architectures for silicon carbide power electronic modules. In 2018 International Power Electronics Conference (IPEC-Niigata 2018-ECCE Asia), pp. 153–156.
- Rouger, N., Widiez, J., Benaissa, L., Imbert, B., Gondcharton, P., Letowski, B., and Crebier, J.-C. (2014). 3D packaging for vertical power devices. In CIPS 2014; 8th International Conference on Integrated Power Electronics Systems, pp. 1–6.
- Lian, T., Xia, Y., Wang, Z., Yang, X., Fu, Z., Kong, X., Lin, S., and Ma, S. (2022). Thermal property evaluation of a 2.5 D integration method with device level microchannel direct cooling for a

high-power GaN HEMT device. Microsyst. Nanoeng. *8*, 119.

- Cai, H., Ma, S., Wang, W., Jin, Y., Chen, J., Zhang, J., Xiang, W., Hu, L., and He, S. (2018). Thermal and electrical characterization of TSV interposer embedded with microchannel for 2.5 D integration of GaN RF devices. In 2018 IEEE 68th Electronic Components and Technology Conference (ECTC), pp. 2156–2162.
- Yook, J.-M., Kim, D., and Kim, J. (2017). Compact and low-profile GaN hybrid-IC based on TSV Si-interposer technology. Microw. Opt. Technol. Lett. 59, 1087–1092.
- Chen, Y., Li, Z., Shi, D., Dong, S., Chen, X., and Gao, J. (2023). Silicon carbide nano-via arrays fabricated by double-sided metal-assisted photochemical etching. Mater. Today Commun. 35, 105519.
- 14. Jin, Z., Tang, X., Guo, X., Liu, Y., Xu, Z., Chen, W., and Zhou, D. (2018). Design and performance study of four-layer radio-voltaic and dual-effect nuclear batteries based on γ-ray. Nucl. Instrum. Methods Phys. Res. Sect. B Beam Interact. Mater. Atoms 428, 47–55.
- Guo, X., Liu, Y., Xu, Z., Jin, Z., Liu, K., Yuan, Z., Gong, P., and Tang, X. (2018). Multi-level radioisotope batteries based on 60Co γ source and radio-voltaic/radio-photovoltaic dual effects. Sensor Actuator Phys. 275, 119–128.
- LaPotin, A., Schulte, K.L., Steiner, M.A., Buznitsky, K., Kelsall, C.C., Friedman, D.J., Tervo, E.J., France, R.M., Young, M.R., Rohskopf, A., et al. (2022). Thermophotovoltaic efficiency of 40%. Nature 604, 287–291.
- Forcade, G.P., Valdivia, C.E., Molesky, S., Lu, S., Rodriguez, A.W., Krich, J.J., St-Gelais, R., and Hinzer, K. (2022). Efficiency-optimized nearfield thermophotovoltaics using InAs and InAsSbP. Appl. Phys. Lett. 121, 193903.
- Saga, T. (2010). Advances in crystalline silicon solar cell technology for industrial mass production. NPG Asia Mater. 2, 96–102.
- Clement, F., Menkoe, M., Kubera, T., Harmel, C., Hoenig, R., Wolke, W., Wirth, H., Biro, D., and Preu, R. (2009). Industrially feasible multicrystalline metal wrap through (MWT) silicon solar cells exceeding 16% efficiency. Sol. Energy Mater. Sol. Cells 93, 1051–1055.

- Thaidigsmann, B., Drews, A., Fellmeth, T., Saint-Cast, P., Wolf, A., Clement, F., Preu, R., and Biro, D. (2012). Synergistic effects of rearsurface passivation and the metal wrap through concept. IEEE J. Photovolt. 2, 109–113.
- Coletti, G., Ishimura, F., Wu, Y., Bende, E.E., Janssen, G.J., van Aken, B.B., Hashimoto, K., and Watabe, Y. (2016). 23% efficiency metal wrap through silicon heterojunction solar cells. In 2016 IEEE 43rd Photovoltaic Specialists Conference (PVSC)), pp. 2417–2420.
- 22. Clement, F., Menkoe, M., Erath, D., Kubera, T., Hoenig, R., Kwapil, W., Wolke, W., Biro, D., and Preu, R. (2010). High throughput viametallization technique for multi-crystalline metal wrap through (MWT) silicon solar cells exceeding 16% efficiency. Sol. Energy Mater. Sol. Cells 94, 51–56.
- 23. de Lafontaine, M., Pargon, E., Gay, G., Petit-Etienne, C., David, S., Barnes, J.-p., Rochat, N., Jaouad, A., Volatier, M., Fafard, S., et al. (2021). Anisotropic and low damage III-V/Ge heterostructure etching for multijunction solar cell fabrication with passivated sidewalls. Micro Nano Eng. 11, 100083.
- Salvetat, T., Oliva, E., Tauzin, A., Klinger, V., Beutel, P., Jany, C., Thibon, R., Haumesser, P.-H., Hassaine, A., Mourier, T., et al. (2016). III-V multi-junction solar cell using metal wrap through contacts. AIP Conf. Proc. 1766, 060004.
- 25. Oliva, E., Salvetat, T., Jany, C., Thibon, R., Helmers, H., Steiner, M., Schachtner, M., Beutel, P., Klinger, V., Moulet, J.-S., and Dimroth, F. (2017). GaInP/AIGaAs metal-wrapthrough tandem concentrator solar cells. Progress Photovoltaics. 25, 477–483.
- Richard, O., Jaouad, A., Bouzazi, B., Arès, R., Fafard, S., and Aimez, V. (2016). Simulation of a through cell via contacts architecture for HCPV multi-junction solar cells. Sol. Energy Mater. Sol. Cell. 144, 173–180.
- Green, M.A., Dunlop, E.D., Siefer, G., Yoshita, M., Kopidakis, N., Bothe, K., and Hao, X. (2023). Solar cell efficiency tables (version 61). Progress Photovoltaics. 31, 3–16.
- 28. Dimroth, F., Grave, M., Beutel, P., Fiedeler, U., Karcher, C., Tibbits, T.N.D., Oliva, E., Siefer, G., Schachtner, M., Wekkeli, A., et al. (2014). Wafer bonded four-junction GalnP/GaAs//GalnAsP/ GalnAs concentrator solar cells with 44.7% efficiency. Progress Photovoltaics. 22, 277–282.

## Cell Reports Physical Science

Article

- Geisz, J.F., France, R.M., Schulte, K.L., Steiner, M.A., Norman, A.G., Guthrey, H.L., Young, M.R., Song, T., and Moriarty, T. (2020). Sixjunction III–V solar cells with 47.1% conversion efficiency under 143 suns concentration. Nat. Energy 5, 326–335.
- France, R.M., Geisz, J.F., Song, T., Olavarria, W., Young, M., Kibbler, A., and Steiner, M.A. (2022). Triple-junction solar cells with 39.5% terrestrial and 34.2% space efficiency enabled by thick quantum well superlattices. Joule 6, 1121–1135.
- Ritou, A., Voarino, P., and Raccurt, O. (2018). Does micro-scaling of CPV modules improve efficiency? a cell-to-module performance analysis. Sol. Energy 173, 789–803.
- Vossier, A., Hirsch, B., Katz, E.A., and Gordon, J.M. (2011). On the ultra-miniaturization of concentrator solar cells. Sol. Energy Mater. Sol. Cell. 95, 1188–1192.
- 33. Itou, A., Asano, T., Inoue, D., Arase, H., Matsushita, A., Hayashi, N., Futakuchi, R., Inoue, K., Yamamoto, M., Fujii, E., et al. (2014). High-efficiency thin and compact concentrator photovoltaics using micro-solar cells with viaholes sandwiched between thin lens-array and circuit board. Jpn. J. Appl. Phys. 53, 04ER01.
- Fidaner, O., Suarez, F.A., Wiemer, M., Sabnis, V.A., Asano, T., Itou, A., Inoue, D., Hayashi, N., Arase, H., Matsushita, A., and Nakagawa, T. (2014). High efficiency micro solar cells integrated with lens array. Appl. Phys. Lett. 104, 103902.
- Domínguez, C., Jost, N., Askins, S., Victoria, M., and Antón, I. (2017). A review of the promises and challenges of micro-concentrator photovoltaics. In AIP Conf. Proc., volume 1881, pp. 080003.
- Wiesenfarth, M., Steiner, M., Helmers, H., and Bett, A. (2021). Voltage losses due to the perimeter and dark area in micro-concentrator solar cells. Sol. Energy Mater. Sol. Cell. 219, 110791.
- Albert, P., Jaouad, A., Hamon, G., Volatier, M., Valdivia, C.E., Deshayes, Y., Hinzer, K., Béchou, L., Aimez, V., and Darnon, M. (2021). Miniaturization of InGaP/InGaAs/Ge solar cells for micro-concentrator photovoltaics. Progress Photovoltaics. 29, 990–999.
- 38. Jost, N., Gu, T., Hu, J., Domínguez, C., and Antón, I. (2023). Integrated micro-scale

concentrating photovoltaics: A scalable path toward high-efficiency, low-cost solar power. Sol. RRL 7, 2300363.

- Helmers, H., Franke, A., Lackner, D., Höhn, O., Predan, F., and Frank, D. (2020). 51% efficient photonic power converters for O-band wavelengths around 1310 nm. In 2020 IEEE 47th Photovoltaic Specialists Conference (PVSC).
- Beattie, M.N., Helmers, H., Forcade, G.P., Valdivia, C.E., Höhn, O., and Hinzer, K. (2023). InP- and GaAs-based photonic power converters under O-band laser illumination: Performance analysis and comparison. IEEE J. Photovolt. 13, 113–121.
- Fafard, S., York, M.C.A., Proulx, F., Valdivia, C.E., Wilkins, M.M., Arès, R., Aimez, V., Hinzer, K., and Masson, D.P. (2016). Ultrahigh efficiencies in vertical epitaxial heterostructure architectures. Appl. Phys. Lett. *108*, 071101.
- 42. Fafard, S., and Masson, D.P. (2021). Perspective on photovoltaic optical power converters. J. Appl. Phys. 130, 160901.
- Algora, C., García, I., Delgado, M., Peña, R., Vázquez, C., Hinojosa, M., and Rey-Stolle, I. (2022). Beaming power: Photovoltaic laser power converters for power-by-light. Joule 6, 340–368.
- Richard, O., Aimez, V., Arès, R., Fafard, S., and Jaouad, A. (2018). Simulation of through-cell vias contacts under non-uniform concentrated light profiles. Sol. Energy Mater. Sol. Cell. 188, 241–248.
- 45. Bett, A.W., Dimroth, F., Guter, W., Hoheisel, R., Oliva, E., Philipps, S.P., Schöne, J., Siefer, G., Steiner, M., Wekkeli, A., et al. (2009). Highest efficiency multi-junction solar cell for terrestrial and space applications. In 24th European Photovoltaic Solar Energy Conference, 25, pp. 30–36.
- 46. Forcade, G.P., Ritou, A., St-Pierre, P., Dellea, O., Volatier, M., Jaouad, A., Valdivia, C.E., Hinzer, K., and Darnon, M. (2022). Microstructured antireflective encapsulant on concentrator solar cells. Progress Photovoltaics. 30, 132–140.
- Espinet-González, P., Rey-Stolle, I., Ochoa, M., Algora, C., García, I., and Barrigón, E. (2014). Analysis of perimeter recombination in the subcells of GalnP/GaAs/Ge triple-junction solar cells. Progress Photovoltaics. 23, 874–882.

- Belghachi, A., and Khelifi, S. (2006). Modelling of the perimeter recombination effect in GaAsbased micro-solar cell. Sol. Energy Mater. Sol. Cell. 90, 1–14.
- Ochoa, M., Algora, C., Espinet-González, P., and García, I. (2014). 3-D modeling of perimeter recombination in GaAs diodes and its influence on concentrator solar cells. Sol. Energy Mater. Sol. Cell. 120, 48–58.
- Ochoa, M., García, I., Lombardero, I., Rey-Stolle, I., and Algora, C. (2018). Lowering perimeter recombination losses in microconcentrator solar cells: A simulation study. In AIP Conf. Proc., volume 2012, pp. 040008.
- De Lafontaine, M., Pargon, E., Petit-Etienne, C., Gay, G., Jaouad, A., Gour, M.-J., Volatier, M., Fafard, S., Aimez, V., and Darnon, M. (2019). Influence of plasma process on III-V/Ge multijunction solar cell via etching. Sol. Energy Mater. Sol. Cell. 195, 49–54.
- 52. de Lafontaine, M., Darnon, M., Colin, C., Bouzazi, B., Volatier, M., Ares, R., Fafard, S., Aimez, V., and Jaouad, A. (2017). Impact of via hole integration on multijunction solar cells for through cell via contacts and associated passivation treatment. IEEE J. Photovolt. 7, 1456–1461.
- Horowitz, K.A., Remo, T.W., Smith, B., and Ptak, A.J. (2018). A Techno-Economic Analysis and Cost Reduction Roadmap for III-V Solar Cells.
- Simon, J., Schulte, K., Horowitz, K., Remo, T., Young, D., and Ptak, A. (2018). III-V-based optoelectronics with low-cost dynamic hydride vapor phase epitaxy. Crystals 9, 3.
- Metaferia, W., Chenenko, J., Packard, C.E., Wong, E.W.K., Ptak, A.J., and Schulte, K.L. (2022). (110)-oriented GaAs devices and spalling as a platform for low-cost III-V photovoltaics. IEEE J. Photovolt. 12, 962–967.
- 56. de Lafontaine, M., Gay, G., Pargon, E., Petit-Etienne, C., Stricher, R., Ecoffey, S., Volatier, M., Jaouad, A., Fafard, S., Aimez, V., et al. (2021). III-V/Ge multijunction solar cell with through cell via contact fabrication and characterization. In 2021 IEEE 48th Photovoltaic Specialists Conference (PVSC)), pp. 2231–2233.
- 57. Kim, J.J., Kim, S.-K., and Kim, Y.S. (2004). Direct plating of low resistivity bright Cu film onto TiN barrier layer via Pd activation. J. Electrochem. Soc. 151, C97.