

# **SiC Plasma and Electrochemical Etching for Integrated Technology Processes**

Nour Beydoun, Mihai Lazar, Xavier Gassmann

## **To cite this version:**

Nour Beydoun, Mihai Lazar, Xavier Gassmann. SiC Plasma and Electrochemical Etching for Integrated Technology Processes. Romanian Journal of Information Science and Technology, 2023, 2023 (2), pp.238-246.  $10.59277/ROMJIST.2023.2.10$ . hal-04303004

# **HAL Id: hal-04303004 <https://hal.science/hal-04303004v1>**

Submitted on 21 Nov 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



[Distributed under a Creative Commons Attribution 4.0 International License](http://creativecommons.org/licenses/by/4.0/)

# **SiC Plasma and Electrochemical Etching for Integrated Technology Processes**

Nour  $\mathrm{BEYDOUN}^1$ , Mihai  $\mathrm{LAZAR}^{1\, *}$ , Xavier  $\mathrm{GASSMANN}^1$ 

<sup>1</sup> Light, Nanomaterials & Nanotechnologies, CNRS EMR 7004, University of Technology of Troyes, 12 rue Marie Curie, 10004 Troyes, France Email: nour.beydoun@utt.fr, mihai.lazar@utt.fr \*, xavier.gassmann@utt.fr

\* Corresponding author

**Abstract.** This study reports research on deep etching of silicon carbide (SiC) to achieve isolated deep trenches in the same thick SiC substrates. In o*ur work, we combine both plasma* etching and electrochemical etching on p-type SiC above n-type SiC layers. Uniform and smooth plasma etched surfaces of SiC were obtained upon using Ni masks with significant thicknesses deposed by electroplating. This step allowed us to etch unprotected SiC up to 30µm. Selective conductive electrochemical etching allows us to obtain a higher etched thickness of silicon carbide substrates. The ptype layer will be inert and act as a stop layer, whereas, the n-type layer will be corroded. Finally, we obtain deep etching reaching around 80 micrometers, which opens the perspectives to start fabrication of vertical power-integrated SiC devices.

**Keywords:** APTES; etching; ICP; Ni electroplating; plasma; RIE; SiC.

### **1. Introduction**

Silicon carbide has been classified as one of the hardest materials in the world. The strong hardness of silicon carbide (SiC) involves a difficult technology in the manufacture of semiconductor devices but which has nevertheless reached a certain maturity today in power electronics. Compared to more classic silicon, thanks to its larger bandgap and capability to support high electric fields, SiC power devices are superior to silicon in terms of high temperature operation, fast and high voltage performances.

The reliability in power electronics is also improved by using SiC, and integrating several power devices in the same SiC chip is expected to enhance the switching operation speed and decrease the power loses. To fabricate integrated power circuits, new technologies developments are required in the fabrication of SiC microelectronic systems. One of the technological critical point to integrate several power devices in the same SiC chip is to realize deep etching thickness, in order to insulate them. And in the case of an integration of vertical devices, etching via through the entire SiC substrate (several hundred of  $\mu$ m) are necessary.

Classical plasma etching of only a few micrometers of silicon carbide is already solved and reported in previous studies [1-4]. In this case the use of Ni as a mask during SiC plasma etching has been found to reduce the micromasking effect, in addition to its good selectivity for SiC up to  $\sim$ 50:1 in SF<sub>6</sub>/O<sub>2</sub> reactive ion etching (RIE) plasma compared to other hard masks (as metals), such as aluminum. Consuming the Ni mask during RIE and/or inductive coupled plasma (ICP) etching could be a rate-limiting step in SiC etching. To increase the etching depth, high-thickness Ni layers are needed, which are difficult to produce by classic physical vapor deposition (PVD) methods, such as evaporation or sputtering. The originality of our previous work showed a high adhesive layer of electroplated Ni metal layer on the SiC substrate allowing for duplicating the plasma etching, without consuming the Ni metal mask [5]. This adhesive metal layer has been stabilized through growing palladium nanoparticles on the thin silicon oxide layer natively presented on the silicon carbide substrate.

We obtained a considerable etched thickness of SiC up to 30 µm using an ICP/RIE optimized process. Then, in order to increase the etching depth in SiC beyond the plasma etching limits, we compare the performed plasma etching with an electrochemical etching. Based on the reported studies by Shor et al. [6], we performed electrochemical etching and we obtained an etching thickness superior to 80 µm.



**Fig. 1.** A) APTES functionalized SiC substrate. B) Ni electroplated on a functionalized SiC substrate. C) Photoresist deposition on the Ni layer, photolithography, and wet etching to obtain the target pattern.

In this paper, we compare the etching thickness and surface morphology of the SiC obtained using plasma etching, with the etching thickness and surface morphology of the SiC obtained using electrochemical etching. In the first part, we showed the results we obtained with the plasma etching using high adhesive Ni metal layer as a mask on the SiC substrate. In the second part, we describe the electrochemical etching process using p-type SiC as an inert

**2. Experimental part**

layer.

Commercial n-type silicon carbide, 4H-SiC, 4° off-axis substrates have been utilized for this study on Si-face.

### **2.1. 3-Aminopropyl triethoxysilane (APTES), functionalization step, growth of Pd nanoparticles and Ni electroplating**

3-Aminopropyl triethoxysilane (APTES), was attached on the  $SiO<sub>2</sub>$  thin layer natively present on the SiC surface, through the hydroxyl group formed with  $O_2$  plasma treatment. This method was investigated previously in order to adsorb APTES on oxidized aluminum [7]. 1mL of APTES was dispersed in 20 mL of a toluene solution. The SiC substrates were immersed in prepared toluene solution containing silane precursor for 24 hours. The resulting amino silane functionalized SiC surface were finally washed with toluene, air dried, and kept in glove box for the next step.

The amine functional group on the other edge is now free to participate in further surface modification reactions (figure 1A).

The activation of the substrate covered with APTES was performed by immersion into an aqueous solution that contained 0.5  $g/L$  of PdCl<sub>2</sub> and 20 mL of 37% HCl at room temperature (RT) for 10 min.



**Fig. 2.** Schematized image of nickel electroplating on silicon carbide substrate.

The electroplating solution consists of 1750 mg of (Ni (NO3)26H2O), 1500 mg of (NiSO4.6H2O) with 2600 mg of boric acid in 500 mL water. The activated samples were coated via an autocatalytic reaction forming a metallic layer deposited from the dissolved Ni ions in

3

the solution at RT for 2 min with an applied current of 0.05 A (figure 2).

#### **2.2. Ni mask pattering and SiC etching**

To pattern the Ni layer mask, the seemingly simple process of spin coating accomplishes a thick and uniform coating of AZ9260 positive photoresist (figure 1C).

After coating, the resist film was annealed at 115°C for 15 min. UV photo exposure was done using optical lithography photomask alignment machine (SUSS MicroTec MJB4), for 75 seconds at hard contact with a glass chrome mask. Post-exposure: the substrate is dipped within AZ 726MIF developer. The uncovered metal area was etched using a mixed of orthophosphoric, nitric and acetic acid solution, by dipping the substrate at  $60^{\circ}$ C for 2 hours, and then the photoresist removed with acetone.

Silicon thin layers are also deposited on the Ni layers to increase the volatility of the Ni byproducts, avoiding thus micromasking during SiC plasma etching process [4]. The deposition of silicon was done by electron-beam gun evaporation with Plassys MEB400 machine, at low pressure of  $1.6 \times 10^{-6}$  mbar.

The patterned SiC substrates were etched using ICP/RIE Plassys MU400 reactor. The utilized reactor is composed of two power sources: RIE to form the plasma potential at the substrate surface and ICP to enhance the density of reactive species. The etching gases used are  $SF<sub>6</sub>$  and  $O<sub>2</sub>$ . Fluorite ions strike the SiC surface and dissociate the Si-C bond, creating SiF<sub>x</sub> and  $CF<sub>x</sub>$  volatile species. Oxygen atoms enhance the fluorine atoms generation and interact with the carbon layer creating also volatile  $CO<sub>x</sub>$  species.

#### **2.3. SEM characterization**

The morphology, the patterned masks and the etched trenches were studied using optical microscope (Nikon eclipse) and by field emission scanning electron microscopy (SEMFEG) with Hitachi SU8030 equipment.

## **3. Results and discussion**

#### **3.1. Surface activation**

APTES treatment was applied on SiC substrate to graft silane with the hydroxyl group formed through  $O_2$  plasma treatment on the native silicon oxide layer on the surface. The APTES easily reacted with the hydroxyl group forming a self-assembled monolayer (SAM) of organic molecules.

The binding mechanism of Pd (II) to the amine-terminated SAM was already applied by Guo et al [8] on polyester. We followed the same procedure to create Pd colloids on the SiC surface as active catalyzers for Ni electroplating. The Ni coating is formed from the dissolved Ni ions in the solution (figure 3).



**Fig. 3** Optical image of Ni electroplated on a Pd activated SiC substrate.

We applied Ni electroplating successfully, directly on the SiC without adding APTES/ Pd catalyzers. Nevertheless, we realized that the metal is not stable on the bare SiC surface compared to the functionalized substrate as shown in figure 4. Crakes can be observed clearly on the SiC surface compared to figure 3 where the metal layers appear denser.



**Fig. 4** Optical image of Ni electroplated directly on SiC substrate.

### **3.2 Kinetic etching and surface morphology**

Following Ni deposition on the surface of SiC substrate, the desired Ni pattern has been obtained using ~12µm AZ9260 photoresist, through defining the uncovered metal area needed to etch SiC as shown in figure 1 C.

The etching parameters used in our ICP/RIE plasma reactor are composed of 8 mTorr work pressure, 25 sccm  $SF_6$  and 7 sccm  $O_2$  gas flow, 1000W ICP power and 180W RIE power (~430V bias). These parameters were adapted to our ICP/RIE reactor from our previous studies done on RIE reactors [1-4].

Figure 5 A and B correspond to an etched SiC surface before and after metal removal. Figure 5 B showed an average etching depth of 12 µm obtained after 30 min etching and thus with a 0.4µm/min etch rate. The jagged profiles at the SiC etched trenches come from the lithography process of our positive resist which has an unusual high thickness but necessary to well delimit the Ni formed electroplating layer.



**Fig. 5** Scanning electron microscopy (SEM) images of SiC substrate etched with Ni electroplated masks before (A) and after (B) removing the Ni electroplated metal layer.

The thickness of the Ni deposited on the SiC surface remained with approximately the same size,  $\sim$ 3 $\mu$ m, after SiC etching. These results allow us to perform more plasma etching steps to obtain higher etching thickness. A new step of Si e-beam evaporation has also been added before a new plasma etching in order to avoid micromasking [4].



**Fig. 6** Film thickness profile measurements for Ni patterned Pd activated SiC substrate after two steps ICP/ RIE etching.

Figure 6 shows a DEKTAK Bruker stylus profile on SiC substrate, ICP/ RIE plasma etched 2 times (30 min each) resulting in a ~30µm etched thickness after Ni mask wet removed.

Fluorinated plasma of SiC patterned by electroplated Ni mask resulted by an etching thickness up to 30 µm. To insulate vertical power devices within the same SiC substrate we need more than 100  $\mu$ m of etching thickness. Electrochemical etching was already employed to achieve deep etching thickness in SiC [9]. A selective conductivity etching of a SiC with an etch-stopping layer corresponding to p-type SiC can occur at open circuit potential due to the energy band bending difference of the n-type and p-type SiC in the KOH electrolyte solution [6].



**Fig. 7** A) SEM images of SiC n-type etched surface (to the right) using p-type SiC layers as a mask. The B) inset showed the vertical etched trench.

We patterned (by fluorinated plasma) p-type SiC on the surface of n-type SiC as a sacrificial layer and stop layer (figure 7) to perform electrochemical etching in the n-type substrate. We obtain an etching thickness in the substrate, down to 80 µm as shown in the DEKTAK Bruker stylus measurements in figure 8.



**Fig. 8** Film thickness profile measurements for the electrochemical etched SiC.



**Fig. 9** A) SEM images of electrochemical etched surface B) SEM images of fluorinated plasma etched surface.

Nondirectional etched structures were obtained after performing electrochemical etching

(figure 9A) compared to the directionally etched structures obtained using fluorinated plasma etched thickness (figure 9B).



**Fig. 10** SEM images of electrochemical etched surface for the n-type SiC.

On the SiC electrochemical etched surface, a porous structure is obtained instead to the smooth fluorinated plasma SiC etched surfaces. The trench formed by electrochemical etching with a porous surface obtained in lateral and bottom part is shown in figure 10.

In order to increase the etching rate, the current applied intensity was increased. Scanning electron microscopic images from the bottom part of the etched surfaces are presented also in figure 11 (A and B). These results show the increase in the porosity upon increasing the pulsed current from 0.25 A to 1 A.



**Fig. 11** A) SEM image of the porous etched surface of n-type SiC by regulating the current equal to 0.25 A during electrochemical etching. B) SEM image of the porous etched surface of n-type SiC by regulating the current equal to 1 A during electrochemical etching.

## **4. Conclusion**

A Ni electroplating procedure was applied on activated SiC substrate. Activation of SiC using APTES, followed by Pd treatment, allows for having a more compact and rigid Ni metal on the surface of the SiC substrate. The Ni layer stays rigid and stable even after the plasma etching process, without affecting its thickness except at a few hundreds of nanometers. A considerable SiC etching thickness measured around 30 µm was obtained by applying two 30 min plasma etching process, using  $SF_6/O_2$ . Whereas, up to 80 µm etched thickness we could reach using electrochemical etching. Besides, we observed that the increasing of the applied current in the electrochemical etching increases the porosity of the etched surface. This study opens perspectives for having integrated multi-terminal chip made from SiC by performing deep etching to isolate devices.

**Acknowledgments** This work was financially supported by the French National Research Agency (ANR-21-CE05-0005). The experiments were carried out within the Nanomat platform [\(www.nanomat.eu\)](http://www.nanomat.eu/).

## **References**

- [1] M. LAZAR, H. VANG, P. BROSSELARD, C. RAYNAUD, P. CREMILLIEU, J.-L. LECLERCQ, A. DESCAMPS, S. SCHARNHOLZ and D. PLANSON, *Deep SiC etching with RIE*, Superlattices and Microstructures **40**(4-6), pp. 388–392, 2006.
- [2] F. SIMESCU, D. COIFFARD, M. LAZAR, P. BROSSELARD and D. PLANSON, *Study of trenching formation during SF6/O<sup>2</sup> reactive ion etching of 4H-SiC*, Journal of Optoelectronics and Advanced Materials **12**, pp.766-769, 2010.
- [3] T. T. H. NGUYEN, M. LAZAR, J.-L. AUGE, H. MOREL, L.-V. PHUNG and D. PLANSON, *Vertical termination filled with adequate dielectric for SiC Devices in HVDC applications*, Materials Science Forum **858**, pp. 982–985, 2016.
- [4] M. LAZAR, F. ENOCH, F. LAARIEDH, D. PLANSON and P. BROSSELARD, *Influence of the masking material and geometry on the 4H-SiC RIE etched surface state*, Materials Science Forum **679–680**, pp. 477–480, 2011.
- [5] N. BEYDOUN, M. LAZAR and X. GASSMANN, *Surface engineering for SiC etching with Ni electroplating masks*, Proceedings of 45<sup>th</sup> International Semiconductor Conference, Poiana Brasov, Romania, pp. 119–122, 2022.
- [6] J.-S. SHOR, A.-D. KURTZ, D. GOLDSTEIN, *Method for etching of silicon carbide semiconductor using selective etching of different conductivity types*, U.S. Patent 6 034 001, Mar. 7, 2000.
- [7] D.-G. KURTH and T. BEIN, *Thin Films of (3-Aminopropyl) triethoxysilane on Aluminum Oxide and Gold Substrates*, Langmuir **11**, pp. 3061–3067, 1995.
- [8] R.-H. GUO, S.-X. JIANG, Y.-D. ZHENG, and J.-W. LAN, *Electroless nickel deposition of a palladium-activated self-assembled monolayer on polyester fabric*, Journal of Applied Polymer Science **127**, pp. 4186–4193, 2013.
- [9] F. ZHAO, M. ISLAM, and C.-F. HUANG, *Photoelectrochemical etching to fabricate single-crystal SiC MEMS for harsh environments*, Materials Letters **65**, pp. 409–412, 2011.