

# First results on 1.2 kV SiC MOSFET body diode robustness tests

Hassan Hamad, Dominique Tournier, Jean-Michel Reynes, Olivier Perrotin, David Trémouilles, Dominique Planson, Hervé Morel

## ▶ To cite this version:

Hassan Hamad, Dominique Tournier, Jean-Michel Reynes, Olivier Perrotin, David Trémouilles, et al.. First results on 1.2 kV SiC MOSFET body diode robustness tests. Microelectronics Reliability, 2023, 151, pp.115264. 10.1016/j.microrel.2023.115264. hal-04282544

# HAL Id: hal-04282544 https://hal.science/hal-04282544v1

Submitted on 13 Nov 2023  $\,$ 

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



Distributed under a Creative Commons Attribution - NoDerivatives 4.0 International License

### First Results on 1.2 kV SiC MOSFET Body Diode Robustness Tests

Hassan Hamad<sup>a,b</sup>, Dominique Tournier<sup>a</sup>, Jean-Michel Reynes<sup>b</sup>, Olivier Perrotin<sup>b,c</sup>, David Trémouilles<sup>d</sup>, Régis Meuret<sup>b</sup>, Dominique Planson<sup>a</sup>, Hervé Morel<sup>a,\*</sup>

<sup>a</sup> Univ Lyon, INSA Lyon, Université Claude Bernard Lyon 1, Ecole Centrale de Lyon, CNRS, AMPERE, Lyon, France

<sup>b</sup> IRT Saint Exupery, Toulouse, France

<sup>c</sup> Alter Technology France, Toulouse, France

<sup>d</sup> LAAS-CNRS, University of Toulouse, CNRS, Toulouse, France

#### Abstract

The paper proposes a methodology study to analyze the body diode robustness of SiC MOSFETs. Devices from different manufacturers are used to validate the analysis. Two types of stresses have been applied: a continuous conduction test (BDCT) or a pulsed conduction test, the classical half-sine surge current test applied to body diodes, BDSCT. BDCT applied current must be limited to avoid damages related to the packaging but BDSCT allows analyzing both assembly degradation and bipolar degradation.

Keywords: SiC MOSFET; Reliability; Body Diode; Surge Test

#### 1 Introduction

Silicon carbide (SiC) is nowadays popular in the domain of power electronics. Compared to silicon (Si), its physical characteristics are advantageous [1] [2]. The maturity of SiC manufacturing makes it the best candidate to replace the silicon (Si) in the domain of power electronics, except probably for high frequency needs [3] where nitride gallium (GaN) could be further efficient.

Most of the SiC properties yield a clear advantage for SiC versus silicon power devices. However, the reliability of SiC power devices is reduced with respect to silicon ones. Reliability issues related to the gate oxide are well addressed and numerous studies have been published on the topic of threshold voltage instabilities [4] [5].

Moreover, SiC MOSFET body diodes could be used to design diodeless converters. However, more studies about their behavior, reliability and robustness have to be conducted. It is also a classical way in power electronics to use the body diode to avoid an additional external Schottky diode [6]. Body diode static and dynamic characteristics were analyzed [7]. In addition, the effect of a continuous current through the body diode was studied [8] [9]. Moreover, the body diode reliability was studied for pulsed currents [9] and for surge currents [10] [11] where bipolar degradation was shown at high current levels. In this paper, the body diode of SiC power MOSFET is studied for several device manufacturers. The comparison between continuous and pulsed tests is relatively rare in the literature. A classical negative temperature coefficient of the diode current involves a possible device temperature inhomogeneity effect when the devices are flowed with a continuous DC current. Local overheats could limit the maximum current allowed through the body diode due to package degradation [12].

So, a static characterization and temperature calibration were performed. Then, experimental tests were achieved to compare the interest of both approaches.

<sup>\*</sup> Corresponding author, <u>herve.morel@insa-lyon.fr</u>,

Bât. Léonard de Vinci – INSA Lyon, 21 avenue Jean Capelle, 69621 Villeurbanne cedex, France

Observing the diode conduction is not a standard test and little described in the manufacturer datasheets. Such a test could be described by the JEDEC Standard, high temperature forward bias (HTFB) [13], but this standard addresses diodes and how gate is biased is not specified. In this study the Body Diode Conduction Test, BDCT, already described in [8], enables to easily stress several body diodes during a long time, by applying a common and constant series current. Another classical stress is the surge current stress for diodes [14] that could be named Body Diode Surge Current Test, BDSCT for body diodes [15].

In the present study, 1.2 kV SiC MOSFET body diodes were stressed and studied to identify any aging or degradation issues in practical use cases.

The expected degradation phenomena are the metalization degradation and associated metal reconstruction [16] and the bipolar degradation [11].

The paper presents methodologies to analyze the reliability of SiC MOSFET body diodes to better know if the applications using the body diodes of power MOSFETs could be a good solution. Both continuous conduction tests (BDCT) and surge current tests (BDCST) are studied. Section 3 considers the BDCT, which has been very little treated in the literature, while section 4 examines the BDSCT. In all cases the gate voltage for which most of the current passes mainly in the diode and not the channel must be defined. This is addressed in section 2, as well as the other measurement protocol issues. Finally, as the paper target is a methodology to study the reliability issues of body diodes, in all the cases, the target is to apply the most stressing conditions, particularly for the junction temperature as it will be seen in section 3.

In this paper, SiC Power MOSFETs were studied from three different manufacturers (Table 1).

**Table 1: Studied Devices.** Three pins TO-247 packages were used, from 3 manufacturers. The columns include rating values.  $V_{FT}$  and  $V_{SGT}$  are defined in Table 2

| Manufacturer | V <sub>MAX</sub> | I <sub>N</sub> | V <sub>GS-min</sub> | <b>R</b> <sub>DS-ON</sub> | V <sub>FT</sub> | V <sub>SGT</sub> |
|--------------|------------------|----------------|---------------------|---------------------------|-----------------|------------------|
|              | (V)              | (A)            | (V)                 | $(m\Omega)$               | (V)             | (V)              |
| Α            | 1200             | 33             | -10                 | 75                        | 5.58            | 9.98             |
| В            | 1200             | 60             | -10                 | 40                        | 5.17            | 5.77             |
| С            | 1200             | 40             | -10                 | 80                        | 5.64            | 3.19             |

#### 2 Measurements and Protocols

#### **Table 1: Main Signal Definitions**

| Symbol           | Definition                                                                                                    |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|
| I <sub>N</sub>   | Nominal current, i.e., the current rating as defined in the datasheet.                                        |  |  |  |  |
| $I_{\rm F}$      | $I_F$ = - $I_D$ , is the current flowing through the body diode.                                              |  |  |  |  |
| V <sub>F</sub>   | $V_F$ = - $V_{DS}$ , is the voltage drop across the body diode.                                               |  |  |  |  |
| $V_{SG}$         | $V_{SG}$ = - $V_{GS}$ , is the reverse gate-source voltage. $V_{SG}$ is positive in our tests.                |  |  |  |  |
| V <sub>FT</sub>  | Maximal value of $V_F$ for a given forward current $I_F$ . See .                                              |  |  |  |  |
| V <sub>SGT</sub> | Threshold value of $V_{\text{SG}}$ where $V_{\text{F}}$ reach 99% of the maximal value $V_{\text{FT}}.$ See . |  |  |  |  |
| T <sub>P</sub>   | Aluminum Plate temperature, see .                                                                             |  |  |  |  |
| $V_{TH}$         | Threshold voltage                                                                                             |  |  |  |  |

Devices are characterized before and after being stressed. shows body diode characteristics, i.e.,  $I_F-V_F$  for varying  $V_{SG}$ . Indeed, for low  $V_{SG}$ , the channel is still conducting some current [17], [18].



 $V_{TH}$  measurement is another key issue for SiC MOSFET reliability. Hysteresis and relaxation may affect the





 $V_{TH}$  measurement. Applying a negative gate voltage before  $V_{TH}$  measurement was proposed in [19] for reliability studies. For Bias Temperature Instability (BTI) studies, a bipolar preconditioning, using both positive and negative gate bias before  $V_{TH}$  measurement, is presented in [20] and this is a basis of JEP184 [21].

| <b>Table 1: Definition</b> | n and typical value | s for the SiCRET bi | ipolar preconditioning | protocol |
|----------------------------|---------------------|---------------------|------------------------|----------|
|                            |                     |                     |                        |          |

| Symbol                         | Definition                                                      | Typical Value                                |  |
|--------------------------------|-----------------------------------------------------------------|----------------------------------------------|--|
| V <sup>min</sup> <sub>GS</sub> | Minimal applied value of the gate-source pins. This is selected | $-10 V \le V_{min}^{min} \le -4 V$           |  |
| 00                             | to be the minimal value specified in the datasheet.             | $10^{\circ}$ $f = f_{GS} = 1^{\circ}$        |  |
| $V_{GS}^{max}$                 | Maximal applied value of the gate-source pins. This is selected | $18 V < V^{max} < 23 V$                      |  |
| 05                             | to be the maximal value specified in the datasheet.             | $10^{\circ}$ $= ^{\circ}$ $G_S = 20^{\circ}$ |  |
| t.                             | Duration of the negative preconditioning.                       | 80 ms                                        |  |
| t+                             | Duration of the negative preconditioning.                       | 5 s                                          |  |
| t <sub>float</sub>             | Duration before the measurement of the $V_{\text{TH}}$          | < 1 ms                                       |  |
| t <sub>sweep</sub>             | Maximal duration of the voltage sweeping                        | 200 ms for 5V                                |  |

Unfortunately, the values recommended by the JEP183 [22] are not possible with a classical semiconductor characterization tool as Keysight B1505A, because the equipment is not fast enough.

So, the **SiCRET preconditioning protocol** was developed to reach very similar values of the  $V_{TH}$  measurements. It is specified in Table 1. The measured values have been validated with respect to the JEP 183/184, bipolar preconditioning protocol, on production testers at Alter Technology (FTI 1000, from Focused Test). Moreover, the protocol has been validated to obtain very close results on two different laboratories (Ampère and LAAS) on different B1505A systems.



Fig. 1:  $V_F$  vs.  $V_{SG}$  at  $I_F$  = 30 A, showing  $V_{SGT}$  for each manufacturer, at room temperature. The selected devices for measurements are A252, B05 and C01.

The gate-source voltages to be applied were studied for the different manufacturers. displays the  $V_F$  vs.  $V_{SG}$  measurements for  $I_F = 30$  A for the studied components in Table 1 curves show that for higher  $V_{SG}$ ,  $V_F$  increases until it reaches a maximum value ( $V_{FT}$ ) for which, the increase of  $V_{SG}$  does not affect  $V_F$ . At this threshold,  $V_{SGT}$ , only the diode is conducting and the channel is supposed to be completely blocked.

However, the manufacturers recommend limiting the negative gate-source bias.  $V_{SG} = 5$  V was selected because it is not too high to limit the associated stress and in this condition most of the current flows mainly through the diode. This selected value is similar to the maximal reverse value of the source-to-gate voltage recommended by some manufacturers.

Before starting the BDCT stress, all the DUTs are calibrated for a real-time estimation of the temperature. For the calibration, the temperature is controlled using a Thermonics TE2500. The  $I_F-V_F$  characteristic is measured for temperature going from room temperature to the maximal specified temperature (200 °C for A, 150 °C for B and 175 °C for C) with a step of 25 °C, as shown in . Note that these characterizations are performed in pulsed mode to avoid the self-heating of the devices. The voltage drop across the diode could be considered as an accurate indicator for the maximal junction temperature in the device.



Fig. 1: Junction temperature evaluation at  $I_F = 18$  A for the three manufacturers A, B and C. Experimental results were obtained during the stress in red.



#### **3 BDCT**

#### 3.1 Experimental Setup

Body diode conduction tests (BDCTs) were performed on different devices and manufacturers. The schematic is shown in

For a given manufacturer, up to four devices are fixed using screws on a heat sink, i.e., a rectangular aluminum plate (length: 12 cm, width: 7 cm, height: 3 cm). The symmetrical emplacement of the devices allows almost equal temperature of their cases. Another component ( $M_0$ ) serves as a reference and does not undergo any current flow, so it received HTGB conditions. A heating cartridge is put at the center of the plate as shown in . The temperature of the plate is controlled using a thermocouple fixed inside the heating plate put (8 mm) below  $M_1$ . Up to four devices of the same manufacturer are put in series on a heat plate as shown in . The distribution of the four devices ( $M_1$  to  $M_4$ ) on the plate is symmetrical to obtain a better temperature homogeneity on the plate.



Fig. 1: Left view of the aluminum plate (top) and front view (bottom).

The experimental BDCT test bench is presented in Fig. 7. It includes all the safety devices to ensure a permanent operation, 24 hours a day, 7 days a week.



Fig. 1: Experimental BDCT test bench

#### 3.2 First Stress Run

For a first run, the current and plate temperature have been selected to reach the maximal junction temperature specified by the datasheet. Unfortunately, the junction temperature is an estimation based on the thermal model given in the datasheet, and the power dissipation obtained by measurements ().

The stress conditions were,

Test 1:  $I_F$ =25 A,  $V_{SG}$ = 5 V,  $T_P$ =120 °C, 4 devices flowed by  $I_F$ .

At the beginning of the stress, measured voltage drops,  $V_F$ , were significantly lower than expected to regard to the temperature calibration made before starting the stress, as shown in . However, it was decided to keep the stress conditions as they are, and at the first 20 hours, all devices were destructed or damaged.

For both manufacturers, devices have shown overheat when studying 4 devices at the same time. Indeed, it must be noticed that even for a DC current of 18 A, the average power to dissipate was about 75 W per device. Failure analyses have confirmed the overheating near the surface metalization.

#### 3.3 Discussion on the Thermal Issue

Because of these unexpected damages, we tried to identify the source of the problem. Using a new device from manufacturer C, an oscilloscope was used to record the result shown in .



*Fig.* 1: *Transient voltage drop across the body diode when applying a DC current through it.* 

It is assumed that the calibration curve in is well established, because the self-heating is negligible using the measurement protocol. Indeed, a Keysight B1505A had been used with a pulse duration of 50 µs. However, clearly shows a self-heating phenomenon, which is probably the most original result of the paper and a warning on the BDCT difficulties. The identified time constant is about one second. It cannot be explained by the heat flow in the classical vertical thermal path, i.e., from the active region to the case and the aluminum plate in our case. In such a phenomenon, the time constant should be of about several milliseconds.

A possible explanation is the lateral diffusion of the heat generated in the active region toward the die border. In this case, the die size involves a width of some millimeters that could be compatible with a time constant of about one second.

As a preliminary conclusion, we think that the surface temperature inhomogeneity could explain the observed overheating and associated observed damages.

So, the tests were continued with a reduce power per die, and a reduced current, using approximately half of the nominal current. In all the cases to avoid any measurement issue, during the continuous current stress, the voltage drop,  $V_F$ , is measured after a delay of about 10 min to be sure to reach the steady state.

#### 3.4 BDCT at Reduced Current Level

A new BDCT test has been conducted with a reduce current and only two devices flowed by the current. The following conditions were applied,

Test 2:  $I_F = 18 A$ ,  $V_{SG} = 5 V$ ,  $T_P = 45 \circ C$ , 2 devices flowed by  $I_F$ .

In such conditions, to show no clear drift during the 1000 h of the stress. Moreover, the reference device  $M_0$  (HTGB) has similar evolution.



Fig. 1: Evolution of  $R_{DS-ON}$  during the BDCT stress, test 2.

So, for a reduced level of current about half the nominal current,  $I_N$ , the BDCT stress does not significantly age the DUTs.



Fig. 1: Evolution of  $V_{TH}$  during the BDCT stress, test 2.

Similar results are obtained with devices from manufacturer B. The first 20 stress hours show a slight drift of characteristics: threshold voltage  $V_{TH}$  and the resistance  $R_{DS-ON}$  increase by about 1% for each manufacturer. As a preliminary conclusion, if the current is reduced, no clear degradation is observed during a BDCT test. To increase the current during the diode stress, in the following, surge current tests are applied.

#### 4 Surge Current Test (BDSCT)

The half-sine wave pulse corresponds to a fairly standard test in the literature. It corresponds to the case of a rectifier on an alternating voltage at 50 Hz with a short-circuited load. In the latter case, the duration of the half-sinusoid is 10 ms. The case of shorter pulse duration i.e., 1 to 4 ms, corresponds to an arm with a load short circuit. The value of the arm capacitance and the wiring inductances defines the pulse duration which is almost sinusoidal.

#### 4.1 BDSCT setup

BDSCT test is interesting to determine the current limits that the device is able to handle, however it is not possible to use this test with higher currents, so the solution is to apply current pulses.



Fig. 1: Schematic of the experimental setup of the BDSCT. The control Power MOSFET, M, is a low voltage one (MMIX1F520N075T2, 75 V, 500 A).

and show the surge current test setup. The DUT and the power MOSFETs are places on an aluminum plate to force the heat dissipation. Four capacitors (100 mF each) are added in parallel with the voltage source to ensure the current demand and to avoid reaching the compliance of the voltage source.



Fig. 1: Surge current test setup

The highlighted part shows the control circuit and drivers are placed inside the white box. shows the current and voltage pulse waveforms. The peak power reaches about 450 W. To avoid the self-heating of the DUT, and to recharge the capacitors properly, pulses are repeated with a period of 4 s.

For a pulse duration of 10 ms, the DUT shows significative degradation for a surge current of 2  $I_N$  ().  $R_{DS-ON}$  increases by 10 %.



This parameter change is probably due to local overheating at the contact level leading to critical degradation of the DUT.

It was then decided to reduce the pulse duration to 2 ms: decreasing the pulse duration will lead to the decrease of energy per pulse so, surge currents could reach higher values allowing triggering another degradation mechanism.



Fig. 1: Evolution of  $R_{DS-ON}$  after BDSCT up to 2  $I_N$  for long pulse duration (10 ms).

shows that for a pulse duration of 2 ms and a surge current up to 4  $I_N$ , the DUT does not receive critical degradation.  $R_{DS-ON}$ , transfer and body diode characteristics do not drift significantly.



Fig. 1: Evolution of DUT parameters after BDSCT up to 4  $I_n$  for short pulse duration (2 ms).

For higher surge current (at 4.5 and 5  $I_N$ ), degradation is seen on the device characteristics. At this stage,  $R_{DS-ON}$  increases systematically 3.1 m $\Omega$ /1000 cycles (at 4.5  $I_N$ ) and 4.9 m $\Omega$ /1000 cycles (at 5  $I_n$ ).

#### 4.2 First Discussion

For long pulse duration, i.e. the 10 ms test in , some limited degradations are observed even at 2  $I_N$ . For low peak current values, the observed degradation is very limited. In both cases, that could be interpreted as a packaging issue and overheating that could damage a little, metalizations and connection wires. However, for higher applied peak current, i.e., greater than 4  $I_N$ , or about 1500 A/cm<sup>2</sup>, body diode and transfer characteristics drift significantly to the right (). These measurements could be explained by bipolar degradation [23] and is related to a high current level [24]. These results are in agreement with the ones obtained recently by Palanisamy [11], for high body diode currents, stacking faults are triggered and could be seen at high current measurements. The BDSCT does not affect the threshold voltage of the body diode and leakage currents which stay constant along the stress. Since a threshold in the current peak level, about 4  $I_N$ , has been observed, it is a **strong indicator** that bipolar degradation occurs in such a condition.



Fig. 1: Comparison for  $V_F$  and  $R_{DS-ON}$  between 4.5 and 5  $I_N$  BDSCTs. In blue, the 5  $I_N$  BDSCT applied for A237 and in red the 4.5  $I_N$  BDSCT applied on A238.

#### 5 Discussion and Conclusion

To summarize, in this paper two methods have been studied to test body diodes: the continuous conduction (BDCT) and the surge current (BDSCT). The measurement of the drop voltage across the body diode in the first seconds of the application of the continuous current, measured in , clearly shows that a self-heating phenomena occurring in the device and because of the negative current/temperature coupling, it yields to a inhomogeneity of the surface temperature and probably to some overheating locally that could damage the device. This overheating phenomenon could not be related to a vertical thermal path because in this latter case the time constant should be much lower, about tens of milliseconds. So, BDCT must be applied for a reduced current level, about the halt of the nominal current. Consequently, BDCT tests have a limited interest to study the body diode reliability.

However, for a reduced current level (~  $I_N/2$ ) no clear degradation was observed. One option is to apply a pulsed current stress instead of a continuous current stress, but it will be further difficult to implement, particularly for several components connected in series.

Surge current stresses or BDSCTs yield an easier way to stress the body diodes. For great time duration, i.e. 10 ms, a weak metalization degradation is observed at nominal current.

For shorted pulse duration, i.e., 2 ms, the bipolar degradation could be observed at a high current level, about five times the nominal current.

Further measurements should be performed for a deeper analysis of each technology, but the methodology is more clearly defined with BDSCTs. Moreover, a better analysis of the test condition must include an accurate electrothermal modeling of the DUT, to reach to a good estimation of the junction temperature during the stress tests. Finally, and with respect to the initial issue of the use of the body diodes, no strong degradations occur if the peak current does not exceed approximately 4 times the nominal current.

#### Acknowledgements

This paper was carried out in the framework of the IRT Saint Exupery project SiCRET (SiC Reliability Evaluation for Transport). We acknowledge the financial support from the SiCRET industrial, and academic members and the financial support from the French National Research Agency (ANR).

SiCRET Industrial members: Alstom, Alter Technology, Emotors, Liebherr, Nucletudes, Safran, SuperGrid

Institute, Thales, Vitesco Technologies. SiCRET academic members: Ampère, LAAS, IES.

#### **6** References

[1] - She, X.; Huang, A. Q.; Lucia, O. and Ozpineci, B. (2017). *Review of Silicon Carbide Power Devices and Their Applications*, IEEE Transactions on Industrial Electronics 64 : 8193-8205, DOI: 10.1109/tie.2017.2652401.

[2] - Millan, J.; Godignon, P.; Perpina, X.; Perez-Tomas, A. and Rebollo, J. (2014). A Survey of Wide Bandgap Power Semiconductor Devices, IEEE Transactions on Power Electronics 29 : 2155-2163, DOI: 10.1109/tpel.2013.2268900.

[3] - **KAMINSKI, N. and HILT, O. (2021)**. *Wide Band-Gap Status and Future Directions - Trends in SiC and Diamond*, ECPE SiC & GaN User Forum Munich.

[4] - Puschkarsky, K.; Grasser, T.; Aichinger, T.; Gustin, W. and Reisinger, H. (2019). *Review on SiC MOSFETs High-Voltage Device Reliability Focusing on Threshold Voltage Instability*, IEEE Transactions on Electron Devices 66 : 4604-4616, DOI: 10.1109/ted.2019.2938262.

[5] - Salmen, P.; Feil, M. W.; Waschneck, K.; Reisinger, H.; Rescher, G. and Aichinger, T. (2021). A new test procedure to realistically estimate end-of-life electrical parameter stability of SiC MOSFETs in switching operation, 2021 IEEE International Reliability Physics Symposium (IRPS).

[6] - Hasegawa, J.; Pace, L.; Phung, L. V.; Hatano, M. and Planson, D. (2017). *Simulation-Based Study About the Lifetime and Incident Light Properties Dependence of the Optically Triggered 4H-SiC Thyristors Operation*, IEEE Transactions on Electron Devices 64 : 1203-1208, DOI: 10.1109/ted.2017.2657223.

[7] - Peng, K.; Eskandari, S. and Santi, E. (2016). *Characterization and modeling of SiC MOSFET body diode*, 2016 IEEE Applied Power Electronics Conference and Exposition (APEC).

[8] - Salvadó, O. A.; Morel, H.; Buttay, C.; Labrousse, D. and Lefebvre, S. (2018). *Threshold voltage instability in SiC MOSFETs as a consequence of current conduction in their body diode*, Microelectronics Reliability 88-90 : 636-640, DOI: 10.1016/j.microrel.2018.06.033.

[9] - Kang, M.; Yu, S.; Xing, D.; Liu, T.; Salemi, A.; Booth, K.; Zhu, S.; White, M. H. and Agarwal, A. K. (2019). *Body Diode Reliability of Commercial SiC Power MOSFETs*, 2019 IEEE 7th Workshop on Wide Bandgap Power Devices and Applications (WiPDA).

[10] - Zhu, Z.; Ren, N.; Xu, H.; Liu, L.; Guo, Q.; Zhang, J.; Sheng, K. and Wang, Z. (2020). *Degradation of 4H-SiC MOSFET body diode under repetitive surge current stress*, 2020 32nd International Symposium on Power Semiconductor Devices and ICs (ISPSD).

[11] - Palanisamy, S.; Basler, T.; Lutz, J.; Kunzel, C.; Wehrhahn-Kilian, L. and Elpelt, R. (2021). *Investigation of the bipolar degradation of SiC MOSFET body diodes and the influence of current density*, 2021 IEEE International Reliability Physics Symposium (IRPS).

[12] - Levinshtein, M. E.; Mnatsakanov, T. T.; Ivanov, P. A.; Palmour, J. W.; Das, M. K. and Hull, B. A. (2008). *Self-Heating of 4H-SiC PiN Diodes at High Current Densities*, Materials Science Forum 600-603 : 1007-1010, DOI: 10.4028/www.scientific.net/msf.600-603.1007.

[13] Standard JEDEC, JESD22-A108G, Temperature, Bias, and Operating Life, 2000

[14] - Pérez, R.; Mestres, N.; Tournier, D.; Jordá, X.; Godignon, P. and Vellvehi, M. (2005). *Temperature Dependence of 4H-SiC JBS and Schottky Diodes after High Temperature Treatment of Contact Metal*, Materials Science Forum 483-485 : 945-948, DOI: 10.4028/www.scientific.net/msf.483-485.945.

[15] - Jiang, X.; Wang, J.; Chen, J.; Li, Z.; Zhai, D.; Yang, X.; Ji, B. and Shen, Z. J. (2020). *Investigation on Degradation of SiC MOSFET Under Surge Current Stress of Body Diode*, IEEE Journal of Emerging and Selected Topics in Power Electronics 8 : 77-89, DOI: 10.1109/jestpe.2019.2952214.

[16] - Wang, J. and Jiang, X. (2020). *Review and analysis of SiC MOSFETs' ruggedness and reliability*, IET Power Electronics 13 : 445-455, DOI: 10.1049/iet-pel.2019.0587.

[17] - Pala, V.; Brunt, E. V.; Ryu, S.; Hull, B.; Allen, S.; Palmour, J. and Hefner, A. (2016). *Physics of bipolar, unipolar and intermediate conduction modes in Silicon Carbide MOSFET body diodes*, 2016 28th International Symposium on Power Semiconductor Devices and ICs (ISPSD).

[18] - Huerner, A.; Heckel, T.; Endruschat, A.; Erlbacher, T.; Bauer, A. J. and Frey, L. (2018). Analytical Model for the Influence of the Gate-Voltage on the Forward Conduction Properties of the Body-

*Diode in SiC-MOSFETs*, Materials Science Forum 924 : 901-904, DOI: 10.4028/www.scientific.net/msf.924.901.

[19] - Molin, Q.; Kanoun, M.; Raynaud, C. and Morel, H. (2018). *Measurement and analysis of SiC-MOSFET threshold voltage shift*, Microelectronics Reliability 88-90 : 656-660, DOI: 10.1016/j.microrel.2018.06.073.

[20] - Rescher, G.; Pobegen, G.; Aichinger, T. and Grasser, T. (2018). *Preconditioned BTI on 4H-SiC: Proposal for a Nearly Delay Time-Independent Measurement Technique*, IEEE Transactions on Electron Devices 65 : 1419-1426, DOI: 10.1109/ted.2018.2803283.

[21] **Standard JEDEC**, JEP 184, Guideline for evaluating BiasTemperature Instability of SiliconCarbide Metal-Oxide-SemiconductorDevices for Power ElectronicConversion, **2021** 

[22] **Standard JEDEC**, JEP 183, Guidelines for measuring thethreshold voltage (VT) of SiCMOSFETs, **2021** 

[23] - Skowronski, M. and Ha, S. (2006). *Degradation of hexagonal silicon-carbide-based bipolar devices*, Journal of Applied Physics 99 : 011101, DOI: 10.1063/1.2159578.

[24] - **Kimoto, T. and Watanabe, H. (2020**). *Defect engineering in SiC technology for high-voltage power devices*, Applied Physics Express 13 : 120101, DOI: 10.35848/1882-0786/abc787.