

# An Advanced Integrated Cooling Solution for High Voltage and Power Density Modules

Amin Salim Obaid Al-Hinaai, Till Huesgen, Cyril Buttay, Eric Vagnon, Ildiko Ettinger, Besar Asllani, Céline Combettes

# ► To cite this version:

Amin Salim Obaid Al-Hinaai, Till Huesgen, Cyril Buttay, Eric Vagnon, Ildiko Ettinger, et al.. An Advanced Integrated Cooling Solution for High Voltage and Power Density Modules. Therminic 2023 - 29th International Workshop Thermal Investigations on ICs and Systems, Sep 2023, Budapest, Hungary. à paraître, 10.1109/THERMINIC60375.2023.10325867. hal-04240225

# HAL Id: hal-04240225 https://hal.science/hal-04240225

Submitted on 13 Oct 2023

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# An Advanced Integrated Cooling Solution for High Voltage and Power Density Modules

Amin Al-Hinaai and Till Huesgen Electronics Integration Laboratory University of Applied Sciences Kempten, Germany amin.alhinaai@hs-kempten.com Cyril Buttay and Eric Vagnon Univ Lyon, CNRS, INSA Lyon, Université Claude Bernard Lyon 1 Ecole Centrale de Lyon, Ampère, UMR5005 Villeurbanne, France cyril.buttay@insa-lyon.fr Ildiko Ettinger CeramTec GmbH CeramTec-Platz 1-9 73207 Plochingen, Germany I.Ettinger@ceramtec.de

Besar Asllani SuperGrid Institute 23 Rue Cyprian CS 50289 69628 Villeurbanne Cedex, France Céline Combettes Laboratoire plasma et conversion d'énergie UMR 5213 - CNRS - Toulouse INP - UT3 Université Toulouse 3 - Paul Sabatier, France

Abstract—This study investigated the thermal performance of a packaging solution designed to manage the electrical isolation and cooling of high voltage (> 3300 V) SiC power semiconductor devices. The proposed packaging merges the ceramic substrate and the heat exchanger into a single component, streamlining the overall design. Specifically, a novel heat exchanger is developed for a multi-chip module (20 kV), utilizing a combination of jet impingement and channel-flow cooling techniques. Computational fluid dynamics (CFD) simulations and experimental validation are conducted on a multi-chip module to assess the thermal resistance of this new cooling solution. The results demonstrate a low thermal resistivity of 0.118 cm<sup>2</sup>K/W, indicating the potential for improved cooling performance in high voltage and power density semiconductor applications.

*Index Terms*—High voltage, insulation, packaging, computational fluid dynamics (CFD), Cooling, power electronics, high power density

### I. INTRODUCTION

Power electronics packaging and cooling are crucial for high voltage power electronics modules (> 20 kV), especially as the demand for high power and energy efficiency continues to rise. Effective packaging and cooling solutions are essential to ensure reliable and safe operation. The advent of silicon carbide (SiC) technology has enabled the development of higher voltage power devices, which might be used in applications such as renewable energy systems [1]. However, these devices generate a substantial amount of heat during operation, which can lead to performance degradation, component failure, and safety concerns if not properly managed. Consequently, it is vital to design and implement effective packaging and cooling solutions to ensure the longevity and optimal performance of high voltage power electronics systems.

While the majority of research studies focus on the high voltage semiconductor devices themselves, it is important to also address the challenges associated with their packaging, particularly in terms of electrical insulation and thermal management. In traditional high voltage packages, a thick solid layer, typically made of aluminium oxid  $(Al_2O_3)$  or aluminium nitride (AlN) ceramic, is required for electrical insulation, which limits the cooling performance. Additionally, high voltage SiC devices demonstrate exceptional electrical performance but are highly sensitive to elevated temperature. For instance, SiC MOSFETs experience a significant increase in on-state resistance, ranging from two to three times, when their temperature rises from 25 °C to 150 °C [2]. Several studies have indicated that operating high voltage SiC devices below 100 °C junction temperature is preferable in order to fully leverage their performance advantages [3], [4]. Therefore, the target junction temperature of the power semiconductors in this work is specified to be below 100 °C.

The ultimate aim of this study is to design a module rated at 20 kV. This work builds on a novel packaging concept that was previously presented for single-chip modules [5]. The proposed structure integrates the liquid cold-plate directly in the ceramic layer. This results in a dramatic reduction in complexity of the thermal path, which leads to a better cooling performance. With the adoption of the novel package, the thermal resistance for a single-die cooler at a water flow rate of  $3 L \min^{-1}$  is significantly reduced from 0.32 K/W in the traditional packaging to 0.26 K/W (0.21 cm<sup>2</sup>K/W). The previous work [5] is extended here for a 20 kV module with six 3.3 kV SiC MOSFETs and their six associated snubbers, making the structure and the cooling system more complex, but also more representative of a real application. The electrical structure of the module is described by Vienne et al. [6]. To simplify the cooling system, the power module is designed with two identical sub-modules, each containing three dies and three RC snubber circuits.

#### II. INTEGRATED COOLING DESIGN

A sub-module consists of three SiC MOSFETs and three snubbers attched to an AlN cooler. The SiC dies are placed on the upper part of the copper sheets and the snubbers on

TABLE I: Thermal requirements

| Die size         | power density             | th. resistance     | th. resistivity           | inlet T             |
|------------------|---------------------------|--------------------|---------------------------|---------------------|
| $[mm^2]$         | $q_{loss} [{\rm W/cm^2}]$ | $R_{th}[{ m K/W}]$ | $r_{th} [{\rm cm^2 K/W}]$ | $T_{in}[^{\circ}C]$ |
| $8.9\times3.676$ | 367                       | < 0.5              | < 0.16                    | 40                  |

the lower part. The top view of the system with the design parameters is shown in Fig. 1.

Both MOSFET and snubber circuits generate heat in operation and require cooling. The SiC dies (G2R50MT33-CAL) have a size of  $8.9 \text{ mm} \times 3.676 \text{ mm}$ . Each SiC die dissipates 120 W in nominal conditions. This corresponds to  $367 \text{ W/cm}^2$ heat density. The target specification for the thermal resistance is 0.5 K/W or  $0.16 \text{ cm}^2 \text{ K/W}$  when fluid's inlet temperature is considered to be  $40 \,^{\circ}$ C. Table I summarizes the thermal requirements of the module.

The RC snubber has four resistors for static balancing  $(3.2 \text{ mm} \times 2.5 \text{ mm} \text{ and } 1.5 \text{ M}\Omega \text{ each}$ , in series), a capacitor (680 pF) and twenty four resistors for dynamic balancing  $(3.1 \text{ mm} \times 1.6 \text{ mm} \text{ and } 75 \Omega \text{ each}$ , with four groups of six resistors in parallel, the four groups being connected together in series). Each snubber generates a total heat of 54 W, which is distributed among the resistors. The 75 M $\Omega$  resistors dissipate 2.22 W (44.76 W/cm<sup>2</sup>) each, while the 1.5 M $\Omega$  resistors dissipate 0.17 W (2.13 W/cm<sup>2</sup>) each. The datasheet [7] specifies a maximum operating temperature of 155 °C for the snubber components. This means that compared to the SiC MOSFETs, the snubbers have relatively low heat dissipation and can operate at higher temperatures, so this study will primarily focus on the cooling of the SiC dies.

The AlN cooler has a size of  $100 \text{ mm} \times 50 \text{ mm} \times 12.5 \text{ mm}$ . A thickness of 3.3 mm top AlN is chosen for insulation purpose between the spreaders and the cooling fluid. Four copper sheets are brazed on the AlN cooler. The copper sheets have a constant width of 40 mm. The length of the first copper sheet is 32 mm. This copper plate is larger than other plates because that is where the DC+ connector is placed. The middle two copper sheets have a length of 22 mm. The width of the copper sheets is the same as the snubbers ( $22 \text{ mm} \times 25 \text{ mm}$ ) to keep the size of the cooler as small as possible. The fourth copper sheet is required for later placement of the DC- terminal. A separation distance of 2 mm is selected between the copper sheets to effectively insulate the 3.3 kV from each other.

A cross section showing the material layers of the cooler is shown in Fig. 2. The SiC dies are sintered on copper spreaders brazed directly on the AlN heat sink. The snubber circuits are placed on AlN DBC substrates. The ground potential of the module is placed directly on the bottom. A creepage distance of about 17.5 mm is required for the electical insulation (> 20 kV) between the top and bottom side. This is a combination of the height of the AlN cooler (12.5 mm) and 5 mm distance between copper sheets and the AlN edges. The channel (pins) has a height of 6 mm. Conical pins are used due to their better cooling performance [5]. The pins under the SiC dies have a top diameter of 2.7 mm and a bottom diameter of 1.8 mm.

# A. Cooler design

The cooling system has been optimized, taking into account the constraints and limitations of the manufacturing process. It incorporates both inline and staggered pin configurations, allowing for optimal heat dissipation. A preliminary CFD analysis (not presented here) shows that inline pins provide a better cooling performance for jet impingement cooling, while staggered pins provide better performance for channelflow cooling. However, channel-flow cooling produces high pressure drop in the system and uneven thermal resistances for the dies. To solve this problem, the cooler combines jetimpingement and channel-flow. The distance between the axes of the pins is kept as small as possible, limited to 3 mm by the manufacturer for inline pins. Staggered pins allow for larger pin density while keeping the same minimum distance between pins as for inline pins.

In Fig. 3, a cross-section of the channel at its midpoint is depicted showing the distribution of the pins in the channel. To increase the fluid velocity within the channel, a central 2 mm wide and 75 mm long wall is implemented, effectively dividing the flow between the snubbers and MOSFETs. Unlike the SiC dies, the temperature requirements for the snubbers are not as critical, which is why larger pins are positioned beneath them for easier manufacturing. The middle die (D2) benefits from jet-impingement cooling, while the other two dies are cooled through channel-flow. The arrangement of pins ensures that the staggered pins, being denser than the inline pins, compensate for the lower flow rate experienced by the top (D1) and top (D3) chips, resulting in balanced cooling across all three dies. The liquid is directed towards the snubbers through openings located at the channel's sides, specifically targeting the area where the snubbers are located. Consequently, the snubbers benefit from the cooling method of channel-flow with staggered pins. The outlet is situated at the midsection of the snubber channel.

# **III. CFD CALCULATIONS**

Ansys CFD is used for the simulations presented here. For all simulations, the boundary conditions are set as follows: 120 W power dissipation for each SiC die; constant water volumetric flow (0.5 to  $3 \text{ L min}^{-1}$ ) at the inlet at 40 °C; zeropressure condition at the outlet; conservative flow condition for all interface regions; adiabatic condition for all the external walls. For the snubbers, there is a heat dissipation of 2.22 W for each small resistor and 0.167 W for each large resistor (corresponding to 54 W per snubber).

The properties (thermal conductivity and thickness) of the materials used for the simulations are presented in Tab. II. The layer names refers to Fig. 2

# A. CFD results

The velocity distribution in the cooling channel is the key factor to achieve good cooling and similar temperatures of the three dies. The velocity distribution at the middle of the channel is shown in Fig. 4. Higher velocities are achieved under the middle die (D2) due to the jet impingement. Lower velocities



Fig. 1: The top view of the used design for the CFD simulation (without electrical connections)



Fig. 2: Structure considered for the design, showing the material of the layers and design parameters. The "spreader" layer refers to the copper layer brazed onto the ceramic heatsink. Thickness of 0.3 to 1 mm are investigated for this layer



Fig. 3: A cross-section in the middle of the channel under the chips, showing the design and parameters of the pins. A layout with in-line pins is used around the inlet, where impingement effect dominates. Staggered pins are used elsewhere

| Material                 | Thermal conductivity $\lambda [W/(mK)]$ | Thickness<br>b[µm] |
|--------------------------|-----------------------------------------|--------------------|
| Chip (4H-SiC)            | 370                                     | 390                |
| Die Attach (Ag)          | 100                                     | 50                 |
| spreader (Cu)            | 394                                     | 300 to 1000        |
| Metal braze $(AgCuTi10)$ | 361                                     | 10                 |
| Resistors $(Al_2O_3)$    | 13                                      | 650                |
| Cu1                      | 394                                     | 300                |
| AlN1                     | 170                                     | 650                |
| Cu2                      | 394                                     | 150                |
| Glue (epoxy adhesive)    | 11                                      | 50                 |
|                          |                                         |                    |

TABLE II: Materials properties





Fig. 4: Velocity distribution in the middle of the channel at  $3 L \min^{-1}$ 

are obsereved under the two other MOSFETs. However, the staggered pins there produce more turbulences, enhancing the heat transfer process. The pins at wall (three-quarter pins) are important because they enhance the flow in the middle of the channel instead at the space between the wall and pins. Therewith, higher velocities are achieved in the channel under the dies leading to better cooling performance.

In Fig. 5, the computed thermal resistances of the three dies are depicted as a function of pressure drop for a cooler with copper spreader thicknesses of  $300\,\mu\text{m}$  or 1 mm. The colorbar at the top of the graph is scaled according to the flow rates, ranging from  $0.5 \,\text{L}\,\text{min}^{-1}$  to  $3 \,\text{L}\,\text{min}^{-1}$ . As the flow rates increase, the disparities in thermal resistances among the dies diminish. Particularly, a slight discrepancy in thermal resistances is noticeable with the  $300\,\mu\text{m}$  copper spreader, but this distinction is reduced at higher flow rates and with the adoption of thicker spreader (1 mm).

The use of thicker copper proves advantageous due to its improved heat spreading effects, resulting in better cooling performance under the same pressure drop conditions. At a flow rate of  $3 \text{ Lmin}^{-1}$ , a total pressure drop of approximately 5.5 kPa is calculated, corresponding to a total pumping power of about 0.27 W. The cooler with 300 µm copper achieves a maximum thermal resistance of about 0.41 K/W. This value is reduced to approximately 0.36 K/W with the 1 mm copper



Fig. 5: Calculated thermal resistances of the three dies as a function of pressure drop;  $300 \,\mu\text{m}$  and  $300 \,\mu\text{m}$  refere to two thicknesses for the spreader layer; the location of the dies (D1, D2, D3) is shown in Fig.1



Fig. 6: A prototype vehicle with 1 mm copper metallization

cooler. These findings highlight the significance of copper thickness in influencing the cooling performance of the system, and the impact of flow rates on the distribution of thermal resistance of the dies.

## IV. EXPERIMENTAL STUDY

Three metallised ceramic (AlN) coolers are fabricated by CeramTec GmbH, Germany with identical internal layouts but with different copper spreader thicknesses  $(300 \,\mu\text{m}, 500 \,\mu\text{m}, 1000 \,\mu\text{m})$ . Three 3.3 kV SiC MOSFETs are sintered on the copper sheets. Three PCBs are placed beside the dies for the connection of the gate signal. The snubbers and PCBs are glued onto the metal pads.  $300 \,\mu\text{m}$  aluminium wires are used for bonding the chips pads (gate, source and drain) to the PCBs. Two copper connectors are soldered onto the left and right copper sheets forming the the power terminals (DC- and DC+). Finally, two brass fittings (forming the inlet and outlet) are glued to the heatsinks. Fig. 6 shows the populated test vehicles. The test vehicles are connected to a test setup that consists of a fluid loop and a thermal analyzer (Phase 12B,



(b) Electrical connections

Fig. 7: schematic test setup of the cooling loop and electrical connections

Analysis Tech) for precise measurement of  $R_{th}$ . A schematic illustrating the electrical and hydraulic connections can be found in Fig. 7. Regarding the liquid circuit, water is pumped into the DUT, with valves allowing for flow-rate adjustments, and a flow meter (FM) measures the flow rate. To maintain the circuit's temperature at 40 °C, a heat exchanger (HE) is incorporated. The pressure drop ( $\Delta p$ ) is measured between the inlet and outlet to assess hydraulic performance. During the testing process, a power of 120 W is applied to each SiC die. To supply power to the snubbers, a power supply is connected to each of them, ensuring consistent operation throughout the experiment.

## A. R<sub>th</sub> characterisation

The thermal resistance  $(R_{th})$  of semiconductor devices is measured with a temperature-sensitive parameter, the forward

voltage drop of the body diodes of the MOSFETs [8]. Three power supplies (not presented in Fig. 7b) are used to apply -5 V bias between gate and source of each MOSFET and ensure they are fully blocked. Before initiating thermal measurements, the semiconductor devices are calibrated in a lab oven. The oven allows precise control of the temperature of the devices. The calibration process involves recording the voltage drop between the source and drain at various temperature settings. To limit self-heating effects, the corresponding  $V_{DS}$ value is monitored by the thermal analyzer at a low reading current (5 mA). A calibration curve is generated, establishing the relationship between the voltage drop  $V_{DS}$  and the corresponding junction temperature  $(T_i)$ . During the actual thermal test, the thermal analyzer utilizes this calibration curve to determine the junction temperature by measuring the voltage drop  $V_{DS}$ . The measurement is performed during the device operation with the voltage drop recorded at a known power dissipation level. After determination of the junction temperature, the thermal resistance can be calculated by dividing the temperature difference between the junction and coolant's inlet temperature by the power dissipation. Additionally, the thermal impedance of the device can also be measured, representing its transient thermal response.

#### B. Test results

Fig. 8 presents a comparison between the maximum measured and simulated thermal resistances for various copper spreader thicknesses as a function of pumping power. The green area in the graph refers to the target area ( $R_{th}$  <  $0.5 \,\mathrm{K/W}$ ). The results obtained from CFD show a remarkable agreement with the experimental data. Thicker copper exhibits enhanced cooling performance due to its superior heat dissipation capability. Specifically, the thermal resistance decreases from 0.41 K/W with 300 µm copper thickness to 0.36 K/W with 1 mm copper thickness at a water flow rate of  $3 L \min^{-1}$ . This corresponds to 0.1177 cm<sup>2</sup>K/W thermal resistivity. Consequently, a junction to fluid temperature difference of 43.2 °C is observed at 120 W power dissipation (366.8 W/cm<sup>2</sup> for each die). Assuming that the thermal resistance remains constant, the cooler would be capable of dissipating about  $510 \,\text{W/cm}^2$ (166.7 W per die) at a temperature difference of 60 °C.

Fig. 9 illustrates the measured thermal impedance for the three dies at water flow rates of  $1 \text{ Lmin}^{-1}$  and  $3 \text{ Lmin}^{-1}$  for the cooler with 1 mm copper thickness. All curves demonstrate nearly identical behavior, differing only at the steady-state value (thermal resistance). At low flow rates, slight differences in thermal resistances between chips can be observed. However, these differences are reduced at higher flow rates ( $3 \text{ Lmin}^{-1}$ ), where all curves coincide.

## V. CONCLUSION AND OUTLOOK

This work presented an integrated cooling system tailored for high voltage (> 20 kV) and power density semiconductors. The cooling design specifically focused on a module consisting of six 3.3 kV SiC MOSFETs ( $3.676 \times 8.9 \text{ mm}^2$ ) and six snubbers. To streamline the manufacturing process, thermal



Fig. 8: The measured and calculated maximum thermal resistance as a function of pumping power for different spreader thicknesses; A:  $300 \,\mu\text{m}$ , B:  $500 \,\mu\text{m}$ , C:  $1000 \,\mu\text{m}$  copper



Fig. 9: Measured thermal impedance  $(Z_{th})$  for the three dies of the cooler with 1 mm copper at  $1 \text{ Lmin}^{-1}$  and  $3 \text{ Lmin}^{-1}$ water flow rates

test and reduce costs, the module incorporates two identical AlN cooler configurations (submodules), enabling efficient thermal testing. The investigation involves three coolers, each comprising three SiC dies and three snubbers, with different copper spreader thicknesses. Numerical and experimental analysis are conducted to evaluate their performance. The cooling design combines inline and staggered pin structures, along with jet impingement and channel-flow cooling concepts, to enhance cooling efficiency. The results of simulations and experiments demonstrate a remarkable agreement, indicating that low and uniform thermal resistances for the three dies are achieved. The thermal resistivity obtained is  $0.118 \text{ cm}^2 \text{K/W}$ , enabling effective cooling of devices with power losses of up to  $510 \text{ W/cm}^2$  at a junction to coolant temperature difference of 60 °C. The results also demonstrate that despite the use of high thermal conductivity ceramic (AlN) material, there is a clear benefit in using a thick copper heat spreader between the dies and the heatsink: the thermal resistance of the cooler is reduced by approximately 12% for a 1 mm spreader with respect to the 300 µm thick spreader.

### ACKNOWLEDGMENT

The work presented in this paper has been undertaken as part of the research project "ARCHIVE", funded by the Bundesministerium für Bildung und Forschung (BMBF) and the Agence Nationale de la Recherche (ANR).

#### REFERENCES

- R. S. Howell et al., "A 10-kV Large-Area 4H-SiC Power DMOSFET With Stable Subthreshold Behavior Independent of Temperature," in IEEE Transactions on Electron Devices, vol. 55, no. 8, pp. 1807-1815, Aug. 2008., doi: 10.1109/TED.2008.928204.
- [2] S. Ji, S. Zheng, F. Wang and L. M. Tolbert, "Temperature-Dependent Characterization, Modeling, and Switching Speed-Limitation Analysis of Third-Generation 10-kV SiC MOSFET," in IEEE Transactions on Power Electronics, vol. 33, no. 5, pp. 4317-4327, May 2018., doi: 10.1109/TPEL.2017.2723601.
- [3] J. Maneiro, R. Ryndzionek, T. Lagier, P. Dworakowski and C. Buttay, "Design of a SiC based triple active bridge cell for a multi-megawatt DC-DC converter", 2017 19th European Conference on Power Electronics and Applications (EPE'17 ECCE Europe), 2017, pp. P.1-P.10., doi: 10.23919/EPE17ECCEEurope.2017.8099005.
- [4] H. Reynes et al. "Thermal Management Optimization of a 5 MW Power Electronic Converter", Europ. Advanced Technology Work. on Micropackaging and Thermal Management, 2017.
- [5] A. S. O. Al-Hinaai, T. Huesgen, C. Buttay, R. Zeitler and D. Meyer, "A novel integrated cooling packaging for high power density semiconductors," 2022 28th International Workshop on Thermal Investigations of ICs and Systems (THERMINIC), Dublin, Ireland, 2022, pp. 1-6, doi: 10.1109/THERMINIC57263.2022.9950643.
- [6] C. M. de Vienne et al., "Towards a Common Mode Current Free Packaging Solution for High Voltage Series Connected SiC MOSFET Switches," PCIM Europe 2023; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, Nuremberg, Germany, 2023, pp. 1-10, doi: 10.30420/566091110.
- [7] VISHAY INTERTECHNOLOGY, "Pulse Proof, High Power Thick Film Chip Resistors" 2015 IEEE Pulsed Power Conference (PPC), 2023, pp. 1-9., doi: https://www.vishay.com/docs/20043/crcwhpe3.pdf.
- [8] Y Avenas, L. Dupont and Z. Khatir, "Temperature Measurement of Power Semiconductor Devices by Thermo-Sensitive Electrical Parameters – A Review" in IEEE Transactions on Power Electronics, vol. 27, no. 6, pp. 3081-3092, June 2012, doi: 10.1109/TPEL.2011.2178433