

# Superconducting routing platform for large-scale integration of quantum technologies

C. Thomas, J-P Michel, E. Deschaseaux, J. Charbonnier, R. Souil, E. Vermande, A. Campo, T. Farjot, G. Rodriguez, G. Romano, et al.

# ▶ To cite this version:

C. Thomas, J-P Michel, E. Deschaseaux, J. Charbonnier, R. Souil, et al.. Superconducting routing platform for large-scale integration of quantum technologies. Materials for Quantum Technology, 2022, 2 (3), pp.035001. 10.1088/2633-4356/ac88ae. hal-04201817

HAL Id: hal-04201817

https://hal.science/hal-04201817

Submitted on 16 Oct 2023

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



# Materials for **Quantum Technology**



**OPEN ACCESS** 

RECEIVED 16 June 2022

REVISED 29 July 2022

ACCEPTED FOR PUBLICATION 10 August 2022

PUBLISHED 31 August 2022

Original content from this work may be used under the terms of the Creative Commons Attribution 4.0 licence.

Any further distribution of this work must maintain attribution to the author(s) and the title of the work, journal citation and DOI.



**PAPER** 

# Superconducting routing platform for large-scale integration of quantum technologies

C Thomas<sup>1,\*</sup> , J-P Michel<sup>1</sup>, E Deschaseaux<sup>1</sup>, J Charbonnier<sup>1</sup>,R Souil<sup>1</sup>,E Vermande<sup>1</sup>, A Campo<sup>1</sup>,T Farjot<sup>1</sup>,G Rodriguez<sup>1</sup>,G Romano<sup>1</sup>,F Gustavo<sup>2</sup>,B Jadot<sup>1</sup>, V Thiney<sup>1</sup>, Y Thonnart<sup>3</sup>, G Billiot<sup>1</sup>,T Meunier<sup>4</sup> and M Vinet<sup>1</sup>

- <sup>1</sup> Univ. Grenoble Alpes, CEA, LETI, 38000 Grenoble, France
- <sup>2</sup> Univ. Grenoble Alpes, CEA, IRIG, 38000 Grenoble, France
- <sup>3</sup> Univ. Grenoble Alpes, CEA, LIST, 38000 Grenoble, France
- <sup>4</sup> Univ. Grenoble Alpes, CNRS, Néel Institute, 38000 Grenoble, France
- \* Author to whom any correspondence should be addressed.

E-mail: candice.thomas@cea.fr

Keywords: superconducting routing, low temperature electrical characterizations, interposer, spin qubits

Supplementary material for this article is available online

# **Abstract**

To reach large-scale quantum computing, three-dimensional integration of scalable qubit arrays and their control electronics in multi-chip assemblies is promising. Within these assemblies, the use of superconducting interconnections, as routing layers, offers interesting perspectives in terms of (1) thermal management to protect the qubits from control electronics self-heating, (2) passive device performance with significant increase of quality factors and (3) density rise of low and high frequency signals thanks to minimal dispersion. We report on the fabrication, using 200 mm silicon wafer technologies, of a multi-layer routing platform designed for the hybridization of spin qubit and control electronics chips. A routing level couples the qubits and the control circuits through one layer of Al<sub>0.995</sub>Cu<sub>0.005</sub> and superconducting layers of TiN, Nb or NbN, connected between them by W-based vias. Wafer-level parametric tests at 300 K validate the yield of these technologies while low temperature electrical measurements in cryostat are used to extract the superconducting properties of the routing layers. Preliminary low temperature radio-frequency characterizations of superconducting passive elements, embedded in these routing levels, are presented.

#### 1. Introduction

The high promises of quantum computation drive important efforts to develop technologies to scale qubits. Indeed, reaching quantum supremacy regime requires tens to hundreds of errorless qubits formed by arrays of thousands of physical qubits, on which error correction codes are applied [1]. The proper operation of these qubit arrays relies on several technological aspects such as the wiring and packaging. The complexity of packaging qubits essentially lies in the large number of input and output signals to address and read, all inside a cryostat, at temperatures in between a few mK to about 1 K [2]. This motivates the development of cryo-CMOS (CMOS standing for complementary metal—oxide—semiconductor) control electronics embedded at proximity of the qubits in the cryostat [3–5]. It also requires the design and fabrication of multi-chip assemblies using three-dimensional (3D) architectures to integrate both the qubit and cryo-CMOS chips while favoring large scale approach with flip-chip packaging techniques [6, 7]. Recently, the first fabrications of multi-chip platforms and interposers hosting superconducting [8, 9] and spin qubits [10] have been reported. These platforms use interconnects made from superconducting materials, with e.g. indium microballs [10] and TiN-based through silicon vias (TSVs) [9]. They also integrate Nb superconducting routing levels especially for superconducting qubits [11]. While these superconducting inter- and intra-connections are mandatory for the proper integration of superconducting qubits, they offer promising perspectives for spin qubits regarding

aspects such as thermal management, passive device integration as well as scalability of low and high frequency signals.

In this letter, we report on the fabrication and characterization of an interposer designed for the integration of spin qubits and their control electronics. The architecture relies on the CEA-LETI interposer and 3D integration know-how developed especially for high performance computing and photonic applications [12, 13]. Using wafer-level parametric tests at 300 K and low temperature electrical measurements of single dies, we evaluate the electronic and superconducting properties of the interposer routing levels made either in Alo.995 Cuo.005, TiN, Nb or NbN. This allows validating design rules compatible with the operating conditions of spin qubits in terms of temperature, magnetic field and applied current. Based on these results, radio frequency (RF) passive components have been designed and integrated on the interposer routing levels. Preliminary low temperature high frequency measurements performed on resistors, capacitors and inductors give insights on the routing and passive properties up to a few GHz, which is the frequency range typically used to encode and read spin qubits.

#### 2. Demonstrator presentation

The interposer presented in this paper is part of a complete demonstrator called QuIC<sup>3</sup> (standing for Quantum Integrated Circuits with Cryo-CMOS) which is schematically presented in figure 1(a). QuIC<sup>3</sup> comprises one chip with arrays of spin qubits and two cryo-CMOS chips for control and read-out, which are flip-chipped and hybridized on top of a silicon-based interposer. This platform is suitable for the integration of any type of spin qubit systems that have already been demonstrated [14]. By bringing the qubit arrays and cryo-CMOS control chips together, this demonstrator aims at making a first step toward scaling up. As silicon-based spin qubits appear as the most promising solution for large scale integration, our efforts with this demonstrator focus on this technology [15, 16], but hybridization of other semiconductor quantum circuits, made from e.g. GaAs, can be envisioned as testbeds for proof of concepts. Cryo-CMOS chips, connected to the qubit chip via the interposer routing lines, perform control functions such as signal multiplexing and read-out using transimpedance amplifiers [17]. Additional reflectometry circuits [18, 19] (labeled as on-chip passive in figure 1(a)), comprising resistors, inductors and capacitors, are also integrated on the interposer routing levels to provide read-out alternatives.

Compared to a standard wire-bonding approach, interposer strategy has several advantages. First, hybridization and coupling of chips made from different technological nodes and materials is possible, allowing to dissociate technological challenges and separately optimize each circuits. Then, the design flexibility of the interposer routing lines enables to reduce parasitic capacitance and inductance known to introduce noise in the qubit measurements. It permits to significantly increase the connection density while limiting crosstalk between high frequency signals using microstrip, stripline or even coplanar waveguide transmission lines on the multi-layer routing levels. These levels also facilitate the integration of embedded passive components forming e.g. read-out circuits. Moreover, the choice of materials and technologies included in the interposer provide solutions to thermally decoupled the quantum and cryo-CMOS chips, protecting the qubits from cryo-CMOS self-heating [20, 21] to limit decoherence mechanisms.

As shown in figure 1(b), on its front-side the interposer contains several routing levels, allowing the supplies of embedded on-chip passives and of the hybridized cryo-CMOS circuits as well as their electrical connection with the qubit chip. Two layers (MET1 and MET2) are connected through vias. Standard microelectronic metallic stacks such as Ti/TiN/AlCu and Ti/TiN/W can be used to form these layers and vias as well as sole type II superconducting materials such as TiN, Nb and NbN. The superconducting phase of these materials, resulting in electrical resistance vanishing and thermal resistance rise due to the formation of Cooper pairs, should increase the quality factor of the on-chip integrated passives and help thermally isolate the qubits. The choice of the superconductors relies on two aspects: the integration maturity of these materials and their promise in terms of superconducting properties. Widely used as a barrier layer in common CMOS device fabrication, TiN is nowadays a part of superconducting qubit integration as, e.g., under bump metallisation (UBM) [22], TSVs [9] and for low-loss passive elements [23]. Integration of Nb in multi-layer back end of line has been developed over the years for large-scale single flux quantum circuits [24, 25] and is now the main part of routing in multi-chip modules and interposers dedicated to superconducting qubits [11]. Multichip modules made from NbN routing have also been previously studied for high-speed digital applications [26]. NbN is now incorporated in bumping technologies for 3D quantum architectures [27] or in qubit readout elements such as resonators [28] thanks to its large kinetic inductance. These integration developments and studies provide a solid basis for the incorporation of these superconductors in complex 3D architectures. In the following, we will also show that industrially compatible Ti/TiN/AlCu layer stack presents interesting superconducting properties.



**Figure 1.** (a) Schematic representation of QulC<sup>3</sup> demonstrator with one qubit chip and two cryo-CMOS ones on top of a Si-based interposer (see main text for acronym definition). (b) Focus on the interposer and its different technological levels. The black dotted square highlights the area of study in figure 2 micrograph.

On the backside of the interposer, a packaging support, such as a land grid array (LGA), connects the demonstrator to a printed circuit board and the cryostat thanks to Cu-based TSVs, a Cu-based redistribution layer (RDL) and SnAg microbumps. Standard conductive materials are used for these interconnects to help thermalizing the interposer. The choice of SnAg-based microbumps in between the interposer and the LGA relies on early-on studies showing evidences of their mechanical and electrical reliability at sub-Kelvin temperatures [29, 30].

In the following, we will focus on the interposer part of QuIC<sup>3</sup> demonstrator, more specifically on the fabrication and characterizations of the front-side routing levels.

#### 3. Interposer fabrication

The process flow starts with the plasma-enhanced chemical vapor deposition of SiO<sub>2</sub> dielectric on top of an oxidized 200 mm silicon wafer. The routing levels comprise a first layer, labeled as MET1, and a second layer, denoted MET2, which are connected through vias, as schematically illustrated in figure 1(b). For the samples studied here, MET1 is fabricated with the magnetron sputtering of a Ti seed layer followed by a TiN barrier layer and a main Al<sub>0.995</sub>Cu<sub>0.005</sub> layer, which is covered with Ti and TiN layers. This metallic stack, standard in microelectronics, is 540 nm thick. A small amount of Cu (here 0.5%) is incorporated in the Al layer to improve its electromigration properties [31]. In the following, this stack will be referred as Ti/TiN/AlCu. MET2 is formed from either Ti/TiN/AlCu or a 200 nm-thick TiN, Nb or NbN layer. These deposits are performed in a multi-chamber plasma vapor deposition tool with a substrate temperature of 400 °C. MET1 and MET2 layers then experienced a standard photolithography and a plasma-assisted dry etch to define micrometer-wide tracks and components. A SiO<sub>2</sub> dielectric layer is then deposited on top of each metallic layer and planarized using chemical mechanical polishing. The vias connecting MET1 and MET2 are formed with a damascene process including, in this order, the deposition of SiO<sub>2</sub> dielectric, photolithography and etch steps to define openings, which are then filled with a Ti seed layer, a TiN barrier layer and W. Note that, for this study, a



**Figure 2.** Focused ion beam scanning electron micrograph of the routing levels made from a MET1 layer in Ti/TiN/AlCu connected to a MET2 layer in NbN using Ti/TiN/W vias. The left-side of the micrograph has been false-colored to help identifying the layers.

standard metallic stack was used to fill the vias but efforts are ongoing to fabricate fully superconducting vias by e.g. increasing the TiN thickness.

The routing levels are then covered with  $SiO_2$  and SiN passivation layers, both deposited at 400 °C. A photolithography step defines openings in the passivation stack to connect MET2 routing level to Au-plated UBM pads. Figure 2 displays a scanning electron micrograph evidencing all the front-side levels of the interposer, including MET1 and MET2 made here from Ti/TiN/AlCu and NbN, respectively. No defects are visible in the integration levels nor at their interfaces. Interposer front-side balling uses indium bumps, which are evaporated on top of the UBMs as described in [32].

The complete process flow of the interposer front levels is schematically described in the supplementary information (§ S1) (https://stacks.iop.org/MQT/2/035001/mmedia). More details about the fabrication and morphological characterizations of MET1 and MET2 are also available in the supplementary information (§ S2).

# 4. Interposer electrical characterizations

After fabrication, the interposer wafers were tested both at 300 K on a fully automated probing station and at cryogenic temperature down to 2 K inside a cryostat. Tens of micrometer wide Van der Pauw devices and a few micrometer wide lines have been measured to extract the electrical and superconducting properties of the routing materials. The results presented in the main text have been obtained on fully processed wafers with complete integration. Measurements have been performed, after the fabrication of the UBMs, on devices integrated either on MET1 or on MET2 level. Additional data describing the impact of the integration steps on the electrical and superconducting properties of the routing layers are discussed in the supplementary information (§ S3a). Data acquired on chains connecting MET1 and MET2 levels are also presented in the supplementary information (§ S4).

#### 4.1. Parametric tests at 300 K

Wafer-level parametric test results are presented in figure 3 with the cumulative percentage as a function of the sheet resistance  $R_{sq}$ . This representation enables, in a single curve, to gain knowledge on the yield and dispersion of the measurements along the wafer. Measurements have been made on up to 45 fields distributed on a 200 mm wafer. The data are acquired on 2  $\mu$ m-wide 500  $\mu$ m-long lines of Ti/TiN/AlCu, TiN, Nb and NbN integrated on MET2 level. One can first notice that the cumulative percentage reaches 90% to 100% on all the presented measurements. The slight gap to 100%, observed for some materials, is essentially explained by non-complete field or fabrication defects on the dies located at the wafer edges. The mean values of the sheet resistances are indicated in figure 3 for the different superconducting layers. With 71.0 m $\Omega$  sq $^{-1}$ , Ti/TiN/AlCu routing is the less resistive compared to Nb, TiN and NbN, which are characterized by sheet resistances of 1.4  $\Omega$  sq $^{-1}$  and 21.2  $\Omega$  sq $^{-1}$ , respectively.

#### 4.2. Resistance evolution with temperature and critical temperature

Low frequency electrical measurements have been performed in a physical property measurement system cryostat [33] with a base temperature of 2 K. The probed devices are 2  $\mu$ m-wide channels with a length larger or



**Figure 3.** Cumulative % as a function of the sheet resistance  $R_{Sq}$  for (a) Ti/TiN/AlCu, (b) TiN, (c) Nb and (d) NbN MET2 routing levels. The measurements have been performed at 300 K on up to 45 fields along a 200 mm wafer after the full integration process, meaning after the UBM fabrication. Inset of (a) represents the measurement configuration using the color code of figure 1(b).

equal to 500  $\mu$ m, selected at the center of the wafers. Contrary to the parametric tests presented above, these measurements are done on single dies, which are cut and wire-bonded. Four-probe measurements associated with standard lock-in techniques are used to extract the resistances with a current bias of 4  $\mu$ A. Figure 4 displays  $R_{sq}$  as a function of the temperature  $T_c$ , between 300 K and 2 K, for all the investigated routing technologies. From these measurements, one can extract two properties: the residual resistivity ratio (RRR) and the critical temperature  $T_c$ . Defined in the following as  $\frac{Rsq(300-K)}{Rsq(T_c+1-K)}$  the RRR is a metrics of metal purity and defectivity [34]. Indeed, while at 300 K the resistance value is mostly driven by crystal vibration through electron—phonon interaction [35], this mechanism becomes negligible at low temperatures and the measured resistance mostly reflects the intrinsic imperfection levels of the probed metals. In figure 4(b), one can see the superconducting transitions of Ti/TiN/AlCu, TiN, Nb and NbN lines characterized by a vanishing of the resistances. The critical temperature  $T_c$  is extracted at the center of the slope between the normal and the superconducting states. Table 1 summarizes the  $T_c$  values, the  $T_c$  values at 300 K and at  $T_c + 1$  K, as well as the resulting  $T_c$ 0 all the investigated routing layers.

For Ti/TiN/AlCu routing, figure 4 presents measurements on lines integrated on either MET1 or MET2 levels. One can notice a few % difference on the  $R_{sq}$  values with 71.7 m $\Omega$  sq $^{-1}$  on MET2 and 76.3 m $\Omega$  sq $^{-1}$  on MET1 at 300 K. This difference of resistance is likely explained by the different thermal budgets experienced by MET1 and MET2 layers. Specifically, the 400 °C passivation steps performed after MET1 and MET2 patterning lead to the formation of Al $_3$ Ti intermetallic known to slightly increase the resistance of this metal stack [36]. This intermetallic also introduces disorder as highlighted by the lower RRR of MET1 (8.4) compared to MET2 (10.1). Note that additional data are presented in the supplementary information (§ S3a) evidencing the impact of the passivation step on the Ti/TiN/AlCu layer resistance. This also reflects on the critical temperature values with 3.9 K for MET2 and 3.7 K for MET1. Interestingly,  $T_c$  values on both MET1 and MET2 layers are much larger than the 1.2 K expected for Al-based layers [35]. The proximity effect with TiN barriers elevates the superconducting properties of this stack [37, 38]. Based on this result, in the following, Ti/TiN/AlCu will be characterized using the same procedures than the other tested type II superconductors. Concerning the TiN routing on MET2 layer, a critical temperature of 4.6 K and a RRR of 1.3 are extracted. These values directly compare to a recent study of Faley *et al* in which the integration of 100 nm-thick TiN layers in superconducting



Figure 4. (a) Sheet resistance  $R_{sq}$  evolution with the temperature T between 300 K and 2 K for Ti/TiN/AlCu routing on both MET1 and MET2 levels, and for TiN, Nb and NbN routing on MET2 level. Note that, in this plot, the resistance of Ti/TiN/AlCu devices has been increased by a factor 10 for clarity purpose. (b)  $R_{sq}$  as a function of T between 18 K and 2 K for the different routing materials. Note that, in this plot, the resistance of Ti/TiN/AlCu devices has been increased by a factor 100 for clarity purpose.

quantum interference devices and nanobridges results in a  $T_c$  of 4.86 K and a RRR of about 2 [39]. A larger  $T_c$  of 7.7 K and a RRR of 2.3 are obtained with Nb routing as can be seen in figure 4 and table 1. However, as discussed more in details in the supplementary information (§ S3a),  $T_c$  and RRR values of Nb are significantly impacted by the integration steps. A critical temperature of 9.3 K and a RRR of 9.5 were indeed measured after patterning of the MET2 level. These latter values are slightly higher than the critical temperature of 9 K and the RRR of about 6.5 recently reported by Verjauw  $et\ al$  for the fabrication of Nb resonators on Si without any passivation on top or further integration steps [40]. Note that technological solutions (not discussed here) are currently investigated to limit the degradation of Nb superconducting properties during the integration. The largest  $T_c$  is obtained for NbN routing with 14.0 K. This value is standard in the literature but might be optimized further by, e.g., fine-tuning  $N_2$  flow rate [27]. This disordered superconductor is, from far, the most resistive routing technology investigated in this study and the only one to increase its resistivity when decreasing the temperature with 25.4  $\Omega$  sq<sup>-1</sup> at 300 K and 35.6  $\Omega$  sq<sup>-1</sup> at 15 K.

#### 4.3. Critical magnetic field and critical current

To complete the study of the routing layers, the critical magnetic field  $B_{c2}$ , characterizing the magnetic field driven superconducting to normal phrase transition in type II superconductors, and the critical current  $I_c$  were also extracted, using a static magnetic field B perpendicular to the sample surfaces. Similar measurements with in-plane magnetic field were not possible here due to the cryostat set-up. Nevertheless, as the in-plane critical field is typically larger than the out-of-plane one [41], the measured values of  $B_{c2}$  give a low limit for the in-plane critical fields of Ti/TiN/AlCu, TiN, Nb and NbN integrated layers. Magnetic field values up to

Table 1. Electrical and superconducting properties of 540 nm-thick Ti/TiN/AlCu and 200 nm-thick TiN, Nb and NbN routing layers.

| Materials   | Integration<br>level | $R_{ m sq}$ at 300 K $(\Omega{ m sq}^{-1})$ | $R_{ m sq}$ at $T_{ m c}$ + 1 K $(\Omega{ m sq}^{-1})$ | RRR  | <i>Т</i> с<br>(К) | B <sub>c2</sub> (0 K)<br>(T) | ξ(0 K)<br>(nm) | $J_{c}(0 \text{ K})$<br>(MA cm <sup>-2</sup> ) at<br>B = 0  T | $J_{c}(0 \text{ K})$<br>(MA cm <sup>-2</sup> ) at<br>B = 0.1  T |
|-------------|----------------------|---------------------------------------------|--------------------------------------------------------|------|-------------------|------------------------------|----------------|---------------------------------------------------------------|-----------------------------------------------------------------|
| Ti/TiN/AlCu | MET2                 | $7.17 \times 10^{-2}$                       | $0.71 \times 10^{-2}$                                  | 10.1 | 3.9               | 2.1                          | 12.5           | Not measured                                                  | Not measured                                                    |
| Ti/TiN/AlCu | MET1                 | $7.63 \times 10^{-2}$                       | $0.89 \times 10^{-2}$                                  | 8.4  | 3.7               | 2.1                          | 12.5           | $63.5 \times 10^{-3}$                                         | $9.4 \times 10^{-3}$                                            |
| TiN         | MET2                 | 3.13                                        | 2.32                                                   | 1.3  | 4.6               | 3.2                          | 10.1           | 2.0                                                           | 0.1                                                             |
| Nb          | MET2                 | 1.35                                        | 0.54                                                   | 2.3  | 7.7               | 2.9                          | 10.7           | 9.9                                                           | 1.3                                                             |
| NbN         | MET2                 | 25.40                                       | 35.64                                                  | 0.7  | 14.0              | 86.8                         | 1.9            | 0.6                                                           | 0.3                                                             |

8 T were needed to determine  $B_{c2}$  and magnetic fields as low as 0.01 T and 0.1 T were applied for the critical current measurements. Note that a field of 0.1 T enabled to mimic the operating conditions of electric dipole spin resonance (EDSR) [42–45] and electron spin resonance (ESR) [46–48], commonly used to encode the information for spin qubits. The evaluation of the critical fields and currents is essential to optimize the design and sizing of the superconducting routing tracks and passive components on the interposer, as well as the required distance between those elements and the qubits.

Critical field measurements were performed on 2  $\mu$ m-wide channels characterized with a length larger or equal to 500  $\mu$ m. Figure 5(a) displays  $B_{c2}$  values extrapolated at 0 K as a function of  $T_c$  for each investigated superconducting material.  $B_{c2}$  was determined by repeating the resistance measurements as a function of the temperature for several values of magnetic field and by extracting the associated critical temperatures. The data and linear extrapolation used to extract  $B_{c2}$  at 0 K are shown in the supplementary information (§ S3b) for TiN, Nb, NbN and Ti/TiN/AlCu channels. As summarized in table 1, a minimum critical field of 2.1 T is obtained for Ti/TiN/AlCu routing on both MET1 and MET2 integration levels. A slight increase of  $B_{c2}$ (0 K) is noticed for Nb and TiN with 2.9 T and 3.2 T, respectively. NbN exhibits the larger critical field with 86.8 T. When considering these values, one should note that the fit used in this study does not take into account possible deviations from the linear relations at low temperatures [49].

The extraction of  $B_{c2}(0 \text{ K})$  enables to determine the coherence length  $\xi(0 \text{ K})$  for the superconducting routing layers using the following formula [50]:

$$\xi(0 \text{ K}) = \frac{\Phi_0}{2\pi B_{c2}(0 \text{ K})}$$

where  $\Phi_0$  is the flux quantum. Table 1 displays  $\xi(0 \text{ K})$  values ranging from 1.9 nm for NbN to 12.5 nm for Ti/TiN/AlCu routing lines. Coherence length data are essential for the analysis of the critical current measurements as they dictate the line width w at which magnetic vortices are likely to penetrate, thus affecting the superconducting properties. Specifically, for  $w > 4.44 \times \xi(0 \text{ K})$ , vortex depinning is expected to limit the critical current, while for narrower channels ( $w < 4.44 \times \xi(0 \text{ K})$ ), the measured critical current is only attributed to depairing of Cooper pairs [51, 52].

In this study, the critical current  $I_c$  was evaluated on 2  $\mu$ m-wide Ti/TiN/AlCu and Nb channels, a 6  $\mu$ m-wide TiN line and a 25  $\mu$ m-wide NbN one using I-V measurements with an excitation current of a few mA. These measurements were repeated for several temperatures close to  $T_c$  and for different magnetic fields, 0 T, 0.01 T and 0.1 T, perpendicular to the samples. The widths of the devices have been chosen to minimize the resistance values in the order of hundreds of Ohm, limiting self-heating of the lines when transitionning to the normal state during the measurements. With such dimensions, presence of vortices is expected within the channels. With similar conditions, Engel et al [52] have reported two distinct behaviors for the critical current:

(a) For temperatures close to  $T_c$ , the critical current  $I_c$  is similar to the depairing critical current  $I_c^{GL}$  and can be described by the Ginzburg–Landau (GL) formula:

$$I_{\rm c}^{\rm GL}(t) = I_{\rm c}^{\rm GL}(0) \ 1 - t^2 \ ^{3/2} \ 1 + t^2 \ ^{1/2}$$
, with  $t = \frac{T}{T}$ .

(b) For lower temperatures, the measured critical current is about half of the depairing critical current extracted in vortex-free channels.

Examples of I-V curves and associated fits using GL model are presented in the supplementary information (§ S3c) for TiN, Nb, NbN and Ti/TiN/AlCu routing options and for a perpendicular magnetic field B up to 0.1 T. A rough estimation of the critical current value  $I_c$  at low temperature is obtained from the approximation  $I_c(0 \text{ K}) = I_c^{\text{GL}}(0 \text{ K})/2$  based on [52]. The critical current density  $J_c$  is then calculated using  $J_c(0 \text{ K}) = \frac{I_c(0 \text{ K})}{w \times d}$ , with d the thickness of the superconductor. The whole thickness of the Ti/TiN/AlCu stack was considered in this calculation as it is expected to be fully superconducting by proximity effect.



Figure 5. Superconducting properties of TiN, Nb, NbN and Ti/TiN/AlCu routing lines. (a) Critical perpendicular magnetic field  $B_{c2}(0 \text{ K})$  vs critical temperature  $T_c$ . (b) Evolution of the critical current density  $J_c(0 \text{ K})$  as a function of the perpendicular magnetic field B.

Figure 5 displays  $J_c$  as a function of B for the different superconducting routing. At zero magnetic field, Nb exhibits the larger critical current density with 9.9 MA cm<sup>-2</sup>. This value agrees with the study of Huebener *et al* [53] in which a 1  $\mu$ m-thick Nb film, deposited in the same conditions at 400 °C, had a critical current density estimated to about 7 MA cm<sup>-2</sup>. This also compares to Il'in *et al* [54] measurements on nanometer-thick Nb films where  $J_c$  was probed in between 5 and 30 MA cm<sup>-2</sup> for micrometer wide devices. The critical current density of TiN is slightly lower with 2.0 MA cm<sup>-2</sup>. It is an order of magnitude lower for NbN with 0.6 MA cm<sup>-2</sup> and two orders of magnitude lower for Ti/TiN/AlCu with 0.06 MA cm<sup>-2</sup>.

The large effect of magnetic field is evidenced by a significant decrease of  $J_c$  for all materials. For example between 0 T and 0.1 T, Ti/TiN/AlCu critical current density has dropped from 85% down to 0.009 MA cm<sup>-2</sup>. The reduction is similar for Nb with 86% variation down to 1.3 MA cm<sup>-2</sup> and even higher for TiN with a 95% decrease of  $J_c$  down to 0.1 MA cm<sup>-2</sup>. Impact of the magnetic field is less pronounced for NbN with only a 50% reduction of the critical current down to 0.3 MA cm<sup>-2</sup> at 0.1 T. This agrees with the high magnetic field resilience of NbN highlighted here by its large perpendicular critical magnetic field and reported in literature through the preservation of its quality factor with a few hundreds of mT perpendicular magnetic field [28].

#### 4.4. Discussion

Table 1 summarizes the electrical and superconducting properties of the Ti/TiN/AlCu, TiN, Nb and NbN investigated routing layers. With critical temperatures above 3.7 K, all these materials will be in the superconducting phase at the operating temperature of Si spin qubits, in between a few mK to 1.5 K [2]. However, to minimize

the electronic thermal transport, to e.g. thermally decouple the qubits and their control electronics, the materials with larger  $T_c$  such as Nb and NbN will be preferred. Indeed, the larger the ratio between  $T_c$  and T is, the less unpaired electrons remains to participate to the thermal transport.

When performing spin manipulation, static magnetic field up to a few hundreds of mT can be used with EDSR [43–45] or ESR [47, 48] techniques. With critical fields  $B_{c2}$  larger than 2.1 T and up to 86.8 T for NbN, the integration of the investigated superconductors appears possible to form routing tracks and passive components dedicated to read-out. Preliminary RF characterizations of embedded passive components will be discussed in the next section.

Several types of signals are flowing through the interposer with different current ranges. One can consider the input and output currents of qudot charge measurements, which are typically in the order of a few pA to a few nA [47]. Larger currents, in the order of a few hundreds of  $\mu$ A up to a few mA, are required for cryo-CMOS circuit supplies and along metal ESR striplines to generate an oscillating magnetic field used to manipulate the spin [46]. To limit thermal dissipation within the interposer and more specifically prevent heating from Joule effect, the supply lines carrying such current ranges should optimally be superconducting. At very low temperatures, the estimated critical current densities of the tested superconductors are all compatible with the design of routing tracks and ESR lines as narrow as a few tens of nm to carry currents larger than 1 mA at a magnetic field up to 0.1 T. This is also true when the operating temperature is increased around 1 K as the critical current densities only experience a few % decrease at this temperature as can be seen in figures S10(b), S11(b), S12(b) and S13(b) of the supplementary information. In these conditions (T = 1 K, B = 0.1 T), tracks larger than 100 nm would nevertheless be preferred for Ti/TiN/AlCu to carry mA current while preserving its superconducting phase. It is worth noting that for each materials, the main constraint to the design rules appears to be the lithography capabilities rather than the material properties. Typically, electron beam lithography enables to fabricate channels as narrow as a few tens of nm with the exact width depending on several parameters such as the equipment, the material and resist thicknesses as well as the used exposure. By decreasing w in the tens of nm range, it might become comparable to 4.44 $\xi$ (0 K), which may have an impact on the superconducting properties.

Based on all these results, there is no clear counter-indication to the integration of Ti/TiN/AlCu, TiN, Nb and NbN as superconducting routing layers in the interposer or even as part of the back end of line of the qubit and cryo-CMOS circuits. The co-integration of these superconductors on the same routing levels or on successive ones can be wise to optimize the whole system. For example, with its large critical current density, Nb routing could be used on MET1 to supply  $\mu$ A to mA currents to the cryo-CMOS circuits while NbN, which is the best candidate to reduce thermal transport, could connect the cryo-CMOS and qubit chips through the interposer MET2 level. The superconducting properties of Ti/TiN/AlCu and TiN are less attractive than those of Nb and NbN but the compatibility and maturity of these materials with actual industrial processes motivate their integration.

#### 5. Integration of passive RF devices

Various RF passive components, such as resistors, inductors and capacitors, have been designed and embedded on the interposer routing levels to give insights on the routing and passive properties up to a few GHz, which is the frequency range typically used to encode and read spin qubits. The devices were characterized at cryogenic temperature using a Lakeshore EMPX-HF cryogenic probe station and the frequency-dependent S-parameters were measured from 10 MHz to 26.5 GHz with an Agilent N5222A network analyzer. Two ground–signal–ground probes were used and short–open-load-through calibration was performed at low temperature using a calibration substrate [55]. Open and short structures were measured to estimate parasitic effects. Contact resistance between probes and landing pads was found to have the most significant impact with values ranging from minus to plus 0.3  $\Omega$  at low frequencies, affecting the measurement of superconducting devices. Within these conditions, no de-embedding procedure was achieved. During the probe station cool-down, the superconducting transition of NbN at 14 K was observed while the one of Nb expected at 7.7 K was not visible. Based on these observations and the thermal dissipation between the probes and the sample holder, the sample temperature was estimated to be around 10 K.

Figure 6 displays typical measured frequency dependent characteristics of three different passive components: a resistor, an inductor and a capacitor. These devices have been conceived using MET1 routing level in Ti/TiN/AlCu and MET2 in NbN connected by Ti/TiN/W vias. The resistor was made from a chain with 700 links, each link comprising 2  $\mu$ m-wide MET1 and MET2 sections connected by 2  $\times$  2 arrays of vias. Its short-circuit resistance exhibits a stable behavior up to a few GHz with a value of 356  $\Omega$  at 1 GHz (see figure 6(a)). This value agrees with the low frequency resistance measured at 10 K on a similar resistor (see figure S15 of supplementary information). Figure 6(b) demonstrates the functionality of a 14.5 turn spiral inductor (labeled Ind A in the following) formed with 2  $\mu$ m-wide superconducting traces on MET2. The serial inductance equals



Figure 6. Measured frequency dependence of a (a) resistor (b) inductor and (c) capacitor fabricated with NbN as MET2. Insets show optical micrographs of the components. The temperature of the components is estimated to 10 K during the measurements.

Table 2. Geometric characteristics of the inductors and associated measured inductances.

| Devices | Number<br>of turns | Outer<br>diameter (μm) | Trace<br>space and<br>width (μm) | Calculated<br>geometric<br>inductance (nH) | Measured inductance<br>(nH) with Ti/TiN/AlCu<br>at 100 MHz | Measured inductance<br>(nH) with NbN at<br>100 MHz |
|---------|--------------------|------------------------|----------------------------------|--------------------------------------------|------------------------------------------------------------|----------------------------------------------------|
| Ind A   | 14.5               | 122                    | 2                                | 10.5                                       | 11                                                         | 22                                                 |
| Ind B   | 16.5               | 328                    | 2                                | 105                                        | 99                                                         | 172                                                |
| Ind C   | 59.5               | 286                    | 1                                | 505                                        | 491                                                        | 820                                                |



Figure 7. Measured frequency dependence of short-circuit inductance for three inductors geometries (Ind A, Ind B and Ind C) with NbN (straight lines) or Ti/TiN/AlCu (noted AlCu, dashed lines) as MET2.

22 nH at 1 GHz with a resonance frequency larger than 10 GHz. A metal–insulator–metal 50  $\mu$ m-wide square capacitor formed through the SiO<sub>2</sub> dielectric layer between MET1 and MET2 routing levels reaches 200 fF over a wide frequency range as shown in figure 6(c).

Focusing on inductors, single layer devices made with trace widths down to 1  $\mu$ m on MET2 enable to reach a very broad range of inductance values using small footprints. Table 2 describes three tested inductors, Ind A, Ind B and Ind C for which the number of turns, the inner and outer diameters as well as the trace and space widths have been varied [56], targeting inductances ranging from 10 to 500 nH. Optical micrographs of these inductors are available in the supplementary information (see figure S16). The short-circuit inductances as a function of frequency are presented in figure 7 for these three inductors. Note that the same inductors have been fabricated using either Ti/TiN/AlCu as MET2 which is not superconducting at the measurement temperature or NbN which, on the other hand, is in its superconducting phase. The inductors made with Ti/TiN/AlCu as MET2 perform as expected by the models with values of 11 nH, 99 nH and 491 nH at 100 MHz, in agreement with the calculated geometric inductances (see table 2). Inductors made with superconducting NbN as MET2 exhibit higher values of inductances with 21.8 nH, 172 nH and 820 nH at 100 MHz. This difference is the result of the kinetic inductance of the disordered NbN superconductor [28], which is estimated between 7 and 10 pH sq<sup>-1</sup> in these measurements.

For Ti/TiN/AlCu-based inductors, the resistance values extracted in the tens to hundreds of MHz range (see figure 7) are in agreement with the resistivity determined in the low frequency tests (see figure 4), with 19  $\Omega$ , 62  $\Omega$  and 300  $\Omega$  for Ind A, Ind B and Ind C, respectively. For the superconducting NbN-based inductors, the extracted series resistances below hundreds of MHz compare to the measurement uncertainties, making complex the extraction of the quality factor. Nevertheless, these preliminary measurements suggest that superinductors with impedances exceeding the resistance quantum [57] and quality factors higher than 100 are obtained.

#### 6. Conclusion

Using 200 mm Si wafer technologies, superconducting routing levels were integrated on a Si-based interposer. Aiming to electrically couple spin qubit arrays with cryo-CMOS control and read-out circuits, this platform was characterized at low temperatures to extract its routing properties. Specifically, micrometer-wide lines made of Ti/TiN/AlCu, TiN, Nb and NbN were measured to identify their superconducting regime in terms of temperature, magnetic field and current. All these materials have shown their compatibility and adequate superconducting properties within Si spin qubit operating conditions, meaning temperature up to  $\sim$ 1 K and static perpendicular magnetic field up to a few hundreds of mT. Besides, the extracted critical current densities of TiN, Nb and NbN open the way toward the integration of lines as narrow as a few tens of nm to carry currents as large as a 1 mA at 1 K and 0.1 T. Hundreds of nm wide routing tracks will be preferred for Ti/TiN/AlCu in these extreme conditions. Additionally, preliminary low temperature RF measurements on resistors made with MET1 and MET2 levels in Ti/TiN/AlCu and NbN confirmed the stability of the routing up to GHz. More than evaluating the properties of the superconducting routing levels, the low temperature RF measurements of integrated devices such as resistors, capacitors and inductors highlight the promises of superconducting RF passive elements, showing extensive impedance values over a wide frequency range. These results motivate the integration of superconducting routing levels in interposers or even in the back end of line of spin qubit and cryo-CMOS circuits to optimize the whole system performances. While the superconducting properties of Ti/TiN/AlCu and TiN are inferior to those of Nb and NbN, the industrial compatibility of these materials justify their consideration in integration schemes. This work is expected to also benefit to superconducting qubit integration and to other fields requiring superconductor integration such as astrophysics [58].

# Acknowledgments

This work was partially funded by the European Research Council Grant QuCube and French government through Nano2022. The authors would like to thank the CEA Si 200 mm platform, Gaël Pillonnet, Simon Guignard and Joris Lacord for their contribution and support to the circuit designs, Rémi Vélard for the FIB imaging, Roselyne Templier for the AFM study, Daniel Braithwaite for the access to the PPMS cryostat, Laurent Vila, Cécile Grès, Aurélie Kandazoglou and Quentin Berlingard for their support with the RF cryoprober.

#### **Data availability statement**

All data that support the findings of this study are included within the article (and any supplementary files).

# **ORCID iDs**

C Thomas https://orcid.org/0000-0002-9794-1813 B Jadot https://orcid.org/0000-0001-6870-4459

# References

- [1] Fowler A G, Mariantoni M, Martinis J M and Cleland A N 2012 Surface codes: towards practical large-scale quantum computation Phys. Rev. A 86 032324
- [2] Yang C H et al 2020 Operation of a silicon quantum processor unit cell above 1 K Nature 580 350-4
- [3] Pauka S J et al 2021 A cryogenic CMOS chip for generating control signals for multiple qubits Nat. Electron. 4 64–70
- [4] Charbon E, Sebastiano F, Vladimirescu A, Homulle H, Visser S, Song L and Incandela R M 2016 Cryo-CMOS for quantum computing IEEE Int. Electron Devices Meeting
- [5] Le Guevel L *et al* 2020 19.2 A 110 mK 295 μW 28 nm FDSOI CMOS quantum integrated circuit with a 2.8 GHz excitation and nA current sensing of an on-chip double quantum dot 2020 IEEE Int. Solid-State Circuits Conf. pp 306–8

- [6] Vandersypen L M K, Bluhm H, Clarke J S, Dzurak A S, Ishihara R, Morello A, Reilly D J, Schreiber L R and Veldhorst M 2017 Interfacing spin qubits in quantum dots and donors-hot, dense, and coherent npj Quantum Inf. 3 34
- [7] Das R N et al 2018 Cryogenic qubit integration for quantum computing IEEE 68th Electronic Components and Technology Conf.
- [8] Rosenberg D et al 2017 3D integrated superconducting qubits npj Quantum Inf. 3 42
- [9] Yost D R W et al 2020 Solid-state qubits integrated with superconducting through-silicon vias npj Quantum Inf. 6 59
- [10] Holman N, Rosenberg D, Yost D, Yoder J L, Das R, Oliver W D, McDermott R and Eriksson M A 2021 3D integration and measurement of a semiconductor double quantum dot with a high-impedance TiN resonator npj Quantum Inf. 7 137
- [11] Das R N et al 2019 Interconnect scheme for die-to-die and die-to-wafer-level heterogeneous integration for high-performance computing IEEE 69th Electronic Components and Technology Conf.
- [12] Coudrain P et al 2019 Active interposer technology for chiplet-based advanced 3D system architectures 2019 IEEE 69th Electronic Components and Technology Conf. (ECTC) pp 569–78
- [13] Tissier P, Charbonnier J, Vélard R, Ponthenier F, Farcy A, Boeuf F, Bernabé S, Charbonnier B and Broquin J-E 2020 Co-integration of TSV mid process and optical devices for silicon photonics interposers 2020 IEEE 8th Electronics System-Integration Technology Conf. (ESTC) pp 1–5
- [14] Burkard G, Ladd T D, Pan A, Nichol J M and Petta J R 2021 Semiconductor spin qubits (arXiv:2112.08863v1)
- [15] Gonzalez-Zalba M F, de Franceschi S, Charbon E, Meunier T, Vinet M and Dzurak A S 2021 Scaling silicon-based quantum computing using CMOS technology *Nat. Electron.* 4 872–84
- [16] Bédécarrats T et al 2021 A new FDSOI spin qubit platform with 40 nm effective control pitch 2021 IEEE Int. Electron Devices Meeting (IEDM) pp 1–4
- [17] Le Guevel L et al 2020 Low-power transimpedance amplifier for cryogenic integration with quantum devices Appl. Phys. Rev. 7 041407
- [18] Hutin L et al 2019 Gate reflectometry for probing charge and spin states in linear Si MOS split-gate arrays 2019 IEEE Int. Electron Devices Meeting (IEDM) pp 37.7.1–4
- [19] Ciriano-Tejel V N et al 2021 Spin read-out of a CMOS quantum dot by gate reflectometry and spin-dependent tunneling PRX Quantum 2 010353
- [20] Triantopoulos K, Casse M, Barraud S, Haendler S, Vincent E, Vinet M, Gaillard F and Ghibaudo G 2019 Self-heating effect in FDSOI transistors down to cryogenic operation at 4.2 K *IEEE Trans. Electron Devices* 66 3498–505
- [21] Hart P A, Babaie M, Vladimirescu A and Sebastiano F 2021 Characterization and modeling of self-heating in nanometer bulk-CMOS at cryogenic temperatures (arXiv:2106.07982)
- [22] Foxen B et al 2018 Qubit compatible superconducting interconnects Quantum Sci. Technol. 3 014005
- [23] Vissers M R, Gao J, Wisbey D S, Hite D A, Tsuei C C, Corcoles A D, Steffen M and Pappas D P 2010 Low loss superconducting titanium nitride coplanar waveguide resonators *Appl. Phys. Lett.* 97 232509
- [24] Nagasawa S et al 2009 New Nb multi-layer fabrication process for large-scale SFQ circuits Physica C 469 1578-84
- [25] Tolpygo S K 2016 Superconductor digital electronics: scalability and energy efficiency issues Low Temp. Phys. 42 361
- [26] Abelson L A, Elmadjian R N, Kerber G L and Smith A D 1997 Superconductive multi-chip module process for high speed digital applications *IEEE Trans. Appl. Supercond.* **7** 2627
- [27] Li Y, Gheytaghi A M, Trifunovic M, Xu Y, Zhang G Q and Ishihara R 2021 Wafer-level direct bonding of optimized superconducting NbN for 3D chip integration *Physica C* 582 1353823
- [28] Yu C X, Zihlmann S, Troncoso Fernández-Bada G, Thomassin J-L, Gustavo F, Dumur É and Maurand R 2021 Magnetic field resilient high kinetic inductance superconducting niobium nitride coplanar waveguide resonators *Appl. Phys. Lett.* 118 054001
- [29] Thomas C *et al* 2020 Die-to-wafer 3D interconnections operating at sub-kelvin temperatures for quantum computation *2020 IEEE* 8th Electronics System-Integration Technology Conf. (ESTC) pp 1–7
- [30] Thomas C, Charbonnier J, Garnier A, Bresson N, Bouchu D, Moreau S, Gustavo F and Vinet M 2021 Electrical and morphological characterizations of 3D interconnections for quantum computation *IEEE Trans. Compon. Packaging Manuf. Technol.* 12 462–8
- [31] Hu C K, Small M B and Ho P S 1993 Electromigration in Al(Cu) two-level structures: effect of Cu and kinetics of damage formation *J. Appl. Phys.* 74 969
- [32] Volpert M, Roulet L, Boronat J, Borel I, Pocas S and Ribot H 2010 Indium deposition processes for ultra fine pitch 3D interconnections 2010 IEEE Electronic Components and Technology Conf. (ECTC) pp 1739–45
- [33] https://qd-europe.com/fr/fr/produit/physical-property-measurement-system-ppms/
- [34] Singer W, Maschinenphysik D, Ermakov A and Singer X 2010 RRR-Measurement Techniques on High Purity Niobium TTC
- [35] Kittel C 1996 Introduction to Solid State Physics 7th edn (New York: Wiley)
- [36] Onoda H, Narita T and Hashimoto K 1995 Interfacial reactions in Al-alloy/Ti/silicon-dioxide-based substrate structures for multilayered interconnects Japan. J. Appl. Phys. 34 4728–35
- [37] De Gennes P G and Guyon E 1963 Superconductivity in 'normal' metals *Phys. Lett.* 3 168–9
- [38] Hauser J J and Theuerer H C 1965 Superconductivity in Pb-Al superimposed films Phys. Lett. 14 270-1
- [39] Faley M I, Liu Y and Dunin-Borkowski R E 2021 Titanium nitride as a new prospective material for NanoSQUIDs and superconducting nanobridge electronics *Nanomaterials* 11 466
- [40] Verjauw J et al 2021 Investigation of microwave loss induced by oxide regrowth in high-Q niobium resonators Phys. Rev. Appl. 16 014018
- [41] Tinkham M 2004 Introduction to Superconductivity 2nd edn (New York: Dover)
- [42] Nowack K C, Koppens F H L, Nazarov Y V and Vandersypen L M K 2007 Coherent control of a single electron spin with electric fields *Science* 318 1430
- [43] Braakman F and Scarlino P 2021 Hole spin qubits work at mT magnetic fields Nat. Mater. 20 1040-8
- [44] Wang K et al 2022 Ultrafast coherent control of a hole spin qubit in a germanium quantum dot Nat. Commun. 13 206
- [45] Maurand R et al 2016 A CMOS silicon spin qubit Nat. Commun. 7 13575
- [46] Koppens F H L, Buizert C, Tielrooij K J, Vink I T, Nowack K C, Meunier T, Kouwenhoven L P and Vandersypen L M K 2006 Driven coherent oscillations of a single electron spin in a quantum dot *Nature* 442 766–71
- [47] Zhao R et~al~2019 Single-spin qubits in isotopically enriched silicon at low magnetic field Nat.~Commun.~10~5500
- [48] Hao X, Ruskov R, Xiao M, Tahan C and Jiang H 2014 Electron spin resonance and spin–valley physics in a silicon double quantum dot *Nat. Commun.* 5 3860
- [49] Helfand E and Werthamer N R 1966 Temperature and purity dependence of the superconducting critical field, Hc-2: II *Phys. Rev.* 147 288–94
- [50] Lefloch F. Hoffmann C and Demolliens O 1999 Nonlinear flux flow in TiN superconducting thin film Physica C 319 258-66

- [51] Likharev K K 1979 Superconducting weak links Rev. Mod. Phys. 51 101
- [52] Engel A, Bartolf H, Schilling A, Il'in K, Siegel M, Semenov A and Hübers H-W 2008 Temperature- and field-dependence of critical currents in NbN microbridges *J. Phys.: Conf. Ser.* 97 012152
- [53] Huebener R P, Kampwirth R T, Martin R L, Barbee T W and Zubeck R B 1975 Critical current density in superconducting niobium films *J. Low Temp. Phys.* 19 247–58
- [54] Il'in K, Rall D, Siegel M, Engel A, Schilling A, Semenov A and Huebers H-W 2010 Influence of thickness, width and temperature on critical current density of Nb thin film structures *Physica* C 470 953–6
- [55] Patra B, Mehrpoo M, Ruffino A, Sebastiano F, Charbon E and Babaie M 2020 Characterization and analysis of on-chip microwave passive components at cryogenic temperatures *IEEE J. Electron Devices Soc.* 8 448–56
- [56] Mohan S S, del Mar Hershenson M, Boyd S P and Lee T H 1999 Simple accurate expressions for planar spiral inductances *IEEE J. Solid-State Circuits* 34 1419–24
- [57] Peruzzo M, Trioni A, Hassani F, Zemlicka M and Fink J M 2020 Surpassing the resistance quantum with a geometric superinductor *Phys. Rev. Appl.* 14 044055
- [58] Zmuidzinas J and Richards P L 2004 Superconducting detectors and mixers for millimeter and submillimeter astrophysics *Proc. IEEE* 92 1597–616