

## A G-band Packaged Amplified Noise Source using SiGe BiCMOS 55 nm Technology

Victor Fiorese, Joao Carlos Azevedo Goncalves, Simon Bouvot, Sylvie Lepilliet, Daniel Gloria, Guillaume Ducournau, Christophe Gaquière, Emmanuel Dubois

### ▶ To cite this version:

Victor Fiorese, Joao Carlos Azevedo Goncalves, Simon Bouvot, Sylvie Lepilliet, Daniel Gloria, et al.. A G-band Packaged Amplified Noise Source using SiGe BiCMOS 55 nm Technology. IEEE Transactions on Microwave Theory and Techniques, 2024, 72 (3), pp.1775 - 1789. 10.1109/TMTT.2023.3311476 . hal-04192337v1

## HAL Id: hal-04192337 https://hal.science/hal-04192337v1

Submitted on 31 Aug 2023 (v1), last revised 28 Aug 2024 (v2)

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

Public Domain

## A G-band Packaged Amplified Noise Source using SiGe BiCMOS 55 nm Technology

Victor Fiorese, Joao Carlos Azevedo Goncalves, Simon Bouvot, Sylvie Lépilliet, Daniel Gloria, Guillaume Ducournau, Christophe Gaquière, Emmanuel Dubois

Abstract- This article introduces the first BiCMOS SiGe technology based packaged noise source (NS) operating in G-band (140-220 GHz). An amplified PN junction diode has been packaged and biased in avalanche mode to generate Excess Noise Ratios (ENRav) of approximately 25 dB between 140 and 170 GHz at package output for an unbiased low state and a high state corresponding to a 20 mA cathode current. The two-stage amplifier is a cascode cell composed of two BiCMOS 55 nm NPNVHS transistors with an emitter length and width of 5.56 µm and 0.2 µm respectively. An optimal biasing results in a 8.2 mA current consumption for one cascode stage and an overall available power gain (Gav) better than 12 dB between 140 and 180 GHz. This supports operation in a low state where the diode is unbiased and the amplifier is biased which constitutes a scheme that easily validates the Minimum Detectable Signal (MDS) condition while exhibiting a 14 dB ENRav level in the beginning of G-band compared to this polarized low state. This NS shows a monitorable P<sub>COLD</sub> and is adaptable to several noise receivers. In addition, the ENRav level flatness is better than 3 dB over the entire frequency range and the impedance matching, better than -7.5 dB at package output, is not dependent on the NS bias condition. Noise figure extraction of a WR05-connectorized III-V amplifier (MPA04-1 from VDI) was performed and compared to the ELVA ISSN-05 commercial noise source measurement, showing low discrepancy. The same study was performed on-wafer for an NPNVHS transistor on BiCMOS 55 nm technology, showing a maximum discrepancy of 0.8 dB between the two measured NFs. The NF measurement accuracy of the MPA04-1 amplifier was assessed up to 220 GHz, by varying the chosen high state while keeping the low state completely unbiased. A maximum 0.5 dB variation over 12 obtained NF values is observed up to 200 GHz.

*Index Terms*— ENR<sub>av</sub>, G-band, NF50, Organic substrate, SiGe BiCMOS 55 nm, Split-block, Tunable low state.

# This work was supported by: i) the STMicroelectronics-IEMN joint laboratory ii) the French government through the National Research Agency (ANR) under program PIA EQUIPEX LEAF ANR-11-EQPX-0025 and iii) the French RENATECH network on micro and nanotechnologies.

Victor Fiorese is with STMicroelectronics, 12 rue Jules Horowitz 38019 Grenoble France (e-mail : victor.fiorese1@st.com).

Simon Bouvot is with STMicroelectronics, 850 rue Jean Monnet 38920 Crolles France (e-mail : <u>simon.bouvot@st.com</u>).

#### I. INTRODUCTION

ECENT years show great interest in D, G band noise sources development to address applications such as remote sensing instruments based on mmW radiometers used for meteorological forecasting [1], [2], [3], [4], [5], and 6G perspectives. Remote sensors including low-Earth orbit (LEO) remote imagers and sounders, geostationary (GEO) atmospheric sounders need high degree of sensitivity. These systems rely on fundamental building blocks such as frequency mixers [6], [7], power detectors, low noise amplifier, switch [8], coupler [9] and noise sources [10]. From another use case perspective, upcoming mobile communication networks will have to support applications ranging from immersive reality to haptic sensing and actuation without neglecting the real-time, ultra-low latency and reliability requirements for mission critical communications involving e.g. vehicle traffic control, automated critical process management, assisted and remote surgery... [11]. Beyond the current commercial deployment of 5G, this implies that 6G is bound to continue its relentless expansion into the 100-300 GHz bands where the aforementioned satellite exploration and radio astronomy applications have already spread at specific frequencies. Obviously, the success of 6G is intimately tied to the performance of transistors and circuits to meet the requirements in terms of frequency rise, available gain, output power and noise figure needed to compensate for higher path losses in the millimeter wavebands [12]. From that perspective, recently developed Heterojunction Bipolar Transistors (HBT) have already demonstrated operating frequencies of 505/720 GHz for  $f_T/f_{max}$  [13] and current developments at STMicroelectronics are targeting 400/600 GHz leveraging a SiGe BiCMOS 55nm technology [14], compatible with industrial 300 mm fabrication lines. To lay the groundwork for

Joao Carlos Azevedo Goncalves is with STMicroelectronics, 850 rue Jean Monnet 38920 Crolles France (e-mail : joao.azevedogoncalves1@st.com).

Sylvie Lépilliet is with Univ. Lille, CNRS, Centrale Lille, Univ. Polytechnique Hauts de France, UMR 8520 -IEMN, F-59000 Lille, France (e-mail : sylvie.lepilliet@univ-lille.fr).

Daniel Gloria is with STMicroelectronics, 850 rue Jean Monnet 38920 Crolles France (e-mail : <u>daniel.gloria@st.com</u>).

Guillaume Ducournau is with Univ. Lille, CNRS, Centrale Lille, Univ. Polytechnique Hauts de France, UMR 8520 -IEMN, F-59000 Lille, France (e-mail : guillaume.ducournau@univ-lille.fr).

Christophe Gaquière is with Univ. Lille, CNRS, Centrale Lille, Univ. Polytechnique Hauts de France, UMR 8520 -IEMN, F-59000 Lille, France (e-mail : <u>christophe.gaquiere@univ-lille.fr</u>).

Emmanuel Dubois is with Univ. Lille, CNRS, Centrale Lille, Univ. Polytechnique Hauts de France, JUNIA, UMR 8520 -IEMN, F-59000 Lille, France (emmanuel.dubois@univ-lille.fr).

6G development, constant, monitorable and compact noise sources (NS) in the frequency bands covering the 100-300 GHz interval are therefore essential to enable Silicon devices and circuits noise characterization and modeling in that frequency range. Several published contributions demonstrated noise generation with solid-state NS using diodes biased in avalanche regime [15]-[19] while others show promising performance when using BiCMOS amplifiers [20]. An accurate and comprehensive state-of-the art of mmW, sub-mmW and THz NS is proposed in [2]. Commercially available noise sources are mainly based on IMPATT diodes biased under 28V exhibiting an impressive Excess Noise Ratio (ENR) of 50 dB [21]. However, ENR flatness is worse than 20 dB of variation within a 25 GHz frequency range [21]. This may lead to noise receiver saturation or to insufficient noise power injection to validate the MDS condition [16] in some parts of the targeted frequency spectrum. In this work, SiGe BiCMOS 55nm packaged noise sources are described. While having the advantage of sufficient ENR<sub>av</sub> of up to 25 dB in the 140-170 GHz frequency range, the developed packaged noise source is monitorable and shows a constant output matching, regardless of the biasing condition, which is a key feature for noise measurement accuracy [22]. Moreover, the presence of an amplifier at PN diode output enables a low state biased operating mode, facilitating the MDS condition validation by choosing a biased low state where the NS itself is unbiased and the amplifier is biased. The result is a lowered ENR<sub>av</sub>, due to a decrease in the difference in generated noise powers between low state and high states, but this technique allows to adapt the noise power injected at the noise receiver input, depending on the DUT available power gain Gay, DUT, DUT noise figure NF<sub>DUT</sub> and receiver noise figure NF<sub>RCV</sub>. To the best of the authors' knowledge, this is the first packaged noise source based on SiGe technology with such performance in the G-band (140-220 GHz). To place this development beyond the simple feasibility standpoint, repeatability and robustness studies have been conducted on several packaged NS specimens, through multiple assemblies/disassemblies. In details, this paper is organized as follows. Part II is the description of the SiGe BiCMOS circuits used as a noise source. Part III covers the packaging technique and the electro-mechanical structures of the assembled noise source. Part IV shows main characterization results obtained in G-band in terms of S-Parameters and ENR<sub>av</sub>, including the detailed description of the methodology for its extraction. In order to validate the NS hardware and the associated methodological approach, the NF50 extraction of a III-V amplifier (WR4.3AMP, denoted MPA04-1 in the paper) from VDI [23] and an on-wafer NPNVHS B55 bipolar transistor in the G-band is detailed. The noise figure extraction method is described and obtained results are compared with those from measured noise powers generated by a commercially available noise source. Part V gives measurements repeatability assessment for S-Parameters and ENR<sub>av</sub> of such packaged NS. Over 10 NS packages were assembled and measured to assess S Parameters and Noise performance reproducibility. An innovative packaging technique, allowing multiple assembly

and disassembly based on graphene paper and low-cost organic substrates is proposed. Finally, Part VI provides a synthesis of the main results and gives an overview of the available solutions and perspectives of this work.

#### II. SIGE BICMOS 55 NM NOISE SOURCE DESCRIPTION

The used NS active component is a SiGe BiCMOS 55 nm PN diode whose ENR level is monitorable up to 17 dB at 260 GHz depending on the reverse bias current level in the avalanche regime [17]. Cross-sectional and top views of this diode are shown in Fig.1 and Fig.2 respectively.



Fig. 1. Cross-sectional schematic view of a SiGe BiCMOS 55 nm PN diode used as a NS. The p-doped region under anode is created with the PP implant while the n-doped region is provided by the Nburied region [17].

The PN junction is present between the PP (P-doped Silicon) and Nburied ion implantations below the anode access. Shallow Trench Isolation (STI) provides electrical isolation between the anode and the cathode. The NS has been designed to achieve the correct trade-off between cut-off frequency, front-end footprint and noise generation. Therefore, the adopted geometry is a 5-fingers anode, each finger being 5  $\mu$ m long. The resulting anode surface is 6.25  $\mu$ m<sup>2</sup>, allowing a maximum cathode current of approximately 25 mA before PN junction breakdown. In this study, the maximum applied biasing current is limited to 20 mA to preserve samples.



Fig. 2. Top layout view of SiGe BiCMOS 55nm PN diode (front-end view with back-end interconnections). Anode surface is  $6.25 \ \mu m^2$ .

To comply with package insertion losses (IL) described in section III, a low noise amplifier (LNA) is used as a buffer stage, enhancing the generated noise power of the PN diode. A layout view of the amplified noise source is given in Fig. 3. It consists of a conventional two-stage cascode structure, each of which is composed of two NPN HBTs with emitter width and length of 0.2  $\mu$ m and 5.56  $\mu$ m, respectively.



Fig. 3. Layout view of the on-wafer amplified noise source. The PN diode is in series with the two-stage LNA used as a buffer stage. A matching network is present both at PN diode anode and at the two-stage amplifier input [24].

LNA schematic is given in Fig. 5. Its design and characterization, well described in [24], features a 15 dB gain between 130 and 160 GHz, relatively flat on this frequency band as shown in Fig. 4. This gain is obtained for a bias of 1 V and 2.2 V applied on the transistors base of each cascode stage and a 3 V collector supply voltage. The resulting current consumption of each cascode stage is 8.2 mA. The NS itself is the PN junction diode previously shown in Fig. 1 and Fig. 2, with a matching network stage composed of a n-MOS transistor in linear regime and a stub. The n-MOS transistor gate voltage can be tuned to control the matching impedance.



Fig. 4. Measured and simulated S parameters of the two-stage amplifier under a 3 V collector supply voltage, 1 V and 2.2 V base voltages bias. The corresponding current consumption of one cascode stage is 8.2 mA [24].



Fig. 5. LNA electrical schematic.[24]

## III. PACKAGING TECHNIQUE AND MECHANICAL STRUCTURE DESCRIPTION

#### A. Organic substrate design and die reporting.

With regard to the substrate hosting the semiconductor chip, the literature contains many reports where, for the frequency range under consideration, a quartz substrate is used for its very low loss properties [25], [26]. Although quartz is an excellent material choice from the standpoint of dielectric properties, it is traditionally used as a thin substrate, around 50 µm, for die housing. This makes it very fragile and costly, as well as not compatible with industrial assembly line tools. This study aims to develop the packaging of a tunable active noise source, but also to demonstrate the invariance and robustness of performance following multiple assemblies. To minimize the substrate cost and to be able to perform flip-chip assemblies of several dies, the chosen platform is a multi-layer organic substrate, leveraging usual process-controlled materials. The six metallic layers organic substrate stack is described in Table 1 with a total thickness of 318 µm and a cumulative thickness tolerance of 30 µm. A schematic cross-section of this organic substrate is shown in Fig. 6. The substrate core is made of HL972LF(LD) [27], a low transmission loss non-halogenated laminate material showing 3.4/0.004 for Dk/Df constants at 10 GHz. The chosen prepreg material associated to this core is GHPL-970LF(LFD80) for manufacturing reasons. Values for Dk/Df were extrapolated from those measured up to 110 GHz and used for HFSS simulations.



Fig. 6. Schematic cross-section of the 6 metallic layers organic substrate designed and manufactured for flip-chipping the BiCMOS 55 nm die.

| Table 1: Material | stack-up | of orga | anic sub | strate | used | for | BiCMOS | 55nm | flip |
|-------------------|----------|---------|----------|--------|------|-----|--------|------|------|
| chip assemblies.  |          |         |          |        |      |     |        |      |      |

| Organic substrate stack |                       |                   |                                  |  |  |  |
|-------------------------|-----------------------|-------------------|----------------------------------|--|--|--|
| Layer                   |                       | Thickness (mm)    | Material                         |  |  |  |
| Top Soldermask          |                       | $0.015\pm0.005$   | TAIYO-PSR-800-AUS-<br>SR1        |  |  |  |
| M1                      | Cu plating<br>Cu foil | $0.018\pm0.008$   | Copper                           |  |  |  |
| ABF or Prepreg          |                       | $0.03\pm0.006$    | MITSUBISHI-GHPL-<br>970LF(LFD80) |  |  |  |
| P1                      | Cu plating<br>Cu foil | $0.008 \pm 0.003$ | Copper                           |  |  |  |
| ABF or Prepreg          |                       | $0.03 \pm 0.006$  | MITSUBISHI-GHPL-<br>970LF(LFD80) |  |  |  |
| P2                      | Cu plating<br>Cu foil | 0.018 ± 0.008     | Copper                           |  |  |  |
| Core                    |                       | $0.08\pm0.008$    | MITSUBISHI-<br>HL972LF(LD)       |  |  |  |
| Р3                      | Cu plating<br>Cu foil | 0.008 ± 0.003     | Copper                           |  |  |  |
| ABF or Prepreg          |                       | $0.03\pm0.006$    | MITSUBISHI-GHPL-<br>970LF(LFD80) |  |  |  |
| P4                      | Cu plating<br>Cu foil | $0.008 \pm 0.003$ | Copper                           |  |  |  |
| ABF or Prepreg          |                       | $0.03\pm0.006$    | MITSUBISHI-GHPL-<br>970LF(LFD80) |  |  |  |
| M2                      | Cu plating<br>Cu foil | $0.018 \pm 0.008$ | Copper                           |  |  |  |
| Bottom Soldermask       |                       | $0.015\pm0.005$   | TAIYO-PSR-800-AUS-<br>SR1        |  |  |  |
| Total thickness         |                       | $0.318\pm0.03$    |                                  |  |  |  |

Organic substrates are singulated by femtosecond laser cutting. This technique holds the distinctive advantage of excellent alignment accuracy and precise control of the kerf line by controlling several process parameters such as average laser source power, pulse frequency and width, scan speed and beam tilt angle. Following this process, an accuracy of  $+/-3 \mu m$  is obtained on the position and width of the kerf line. The substrate surface finish is full Organic Solder Preservative (OSP) with the addition of 15  $\mu m$  thick Solder Mask (SM). Some Solder Mask Openings (SMO) are performed on substrate top and bottom surfaces where the chip is attached and for taking ground contacts. These SMO have a dimension of 650×850  $\mu m^2$  with horizontal and vertical pitches of 650 and 450  $\mu m$ , respectively. A substrate layout view is given in Fig. 7 below.



Fig. 7. Organic substrate layout detailing main features for B55 die packaging : DC signal routing, RF access and SMO for GND reporting [28].

SMO are filled with solder balls with a height of 30  $\mu$ m extending beyond the SM outer face. The process sequence applied for solder application and flip chip die assembly on organic substrate is as follows: i) solder dispensing on the substrate top surface, followed by chip attachment and reflow, ii) solder dispensing on the substrate bottom surface followed by a second low temperature reflow step. These reflow steps have been devised to prevent any degradation of the OSP flip chip pads. Fig. 8 is a view of solder pads dispensed after completion of the process. Several consecutive low temperatures reflow can be performed to monitor the solder height in excess of Solder Mask by changing its surface spreading on SMO.



Fig. 8. Dispensed matrix of solder pads on bottom organic substrate surface after low temperature reflow [28].

On the semiconductor die side, the flip-chip (FC) pad surface is a 30  $\mu$ m radius disk and consists of a 20  $\mu$ m high copper pillar. The Under Bump Metallization (UBM) is circular in shape with a 60  $\mu$ m diameter and the FC pads pitch is 99  $\mu$ m. This UBM is composed of a 0.15  $\mu$ m thick Ti/Cu alloy layer. The technique used to manufacture such bump is called "bump on pad". This process consists in seven main steps. UBM sputtering is performed to improve conductivity at pad surface.

Then, UBM plating is done selectively thanks to a resist patterning before the bump plating step where the SnAg alloy is deposited on the UBM plated zone. Some resist and UBM removals are performed afterwards, combined with a thermal bump shaping step. The bump material is a Cu/SnAg alloy. A polyimide passivation step is required to protect bumps against the potential impact of moisture over the long term.

A complete BiCMOS B55 wafer was processed according to the specifications of this bumping process and cut to singulate 64 chips on which the noise sources comprising a single diode and its amplified version were embedded. A view of such a singulated die with copper pillar (CuPi) grown on bump pads is shown in Fig.9.



Fig. 9. Singulated SiGe BiCMOS 55 nm chip with copper pillars (CuPi) grown on bump pads for flip chip assembly. Copper pillars have a 30  $\mu$ m radius and 99 $\mu$ m pitch [28].

Finally, diced dies were flip-chipped onto the pre-cut organic substrates following the process sequence described above. Fig. 10 below is a view of the final 36 pieces of B55 dies assembled on organic substrates. At this stage, an X-Ray check was performed to verify the quality of the internal DC routing tracks and the FC transfer-bonding step, without showing any defectivity. Fig. 11 is a zoom on one of the singulated and flip-chipped BiCMOS 55 nm die on a cut organic substrate.



Fig. 10. Samples of substrates with reported B55 dies [28].



Fig. 11. BiCMOS 55nm SiGe die containing the NS and amplified NS, flipchipped on a singulated 6 metallic layers organic substrate. Solder pads have been deposited on substrate for homogeneous ground contact [28].

#### B. Split-block package design

The noise source substrates have been packaged into a twoparts mechanical split-block fabricated using a classical Computer Numerical Control (CNC) machining process in a brass alloy with gold plating on surfaces to enhance the guiding of the millimeter-wave signal. At such frequencies, surface roughness may have a significant impact on insertion losses. A 7  $\mu$ m thick Ni/Au surface finishing has therefore been applied to minimize surface roughness and improve surface conductivity along the walls of the WR5 rectangular waveguide. Two split-block packages have been manufactured to assess the reproducibility of the package and its mechanical integrity. An open view of one of the two split-block packages is shown in Fig. 12.



Fig. 12. CNC manufactured brass split-block after NiAu surface finishing [28].

To place this study in an industrial development context, the ease of use and variation of performance in relation to substrate assembly and disassembly have been investigated. To bring DC bias to noise source dies, optimized routing metal tracks have been designed within the organic substrate. Specific solder pads have been placed on the top surface of the substrate. For ground contact, the idea is to reduce the parasitic resistance of ground feedback currents by applying as homogeneous as possible a substrate ground to all surfaces of the substrate. The mechanical split-block itself is used as a ground as well. The aim is to avoid additional soldering or wire-bonding during assembly for reasons of time saving and mechanical robustness. The conductive glue option was rejected due to the difficulty in controlling its thickness and the need to clean the surfaces on which it was dispensed afterwards. For packaging, sheets of 120 µm thick graphene paper were placed in split-block cavities below and above the substrate. When the split-block is closed and the mechanical assembly is tightened, solder pads arranged on the substrate surfaces induce a partial deformation of graphene paper. This layer is then in contact between the substrate ground signal and the split-block parts, which guarantees a homogenous ground contact between the substrate and the split-block. The depth of each split-block cavity was adjusted to ensure a partial deformation of the top and bottom graphene sheets when tightening the package, thereby improving self-placement and locking of the substrate position.

Fig. 13 gives a view of the opened split-block after assembly and tightening of an organic substrate. The top graphene sheet is visible and partial deformation at solder pads positions are noticeable.



Fig. 13. Opened split-block package after assembly and tightening of an organic substrate with graphene sheets. In this case, the standalone NS is packaged. Three additional DC bias voltages are needed for the amplified version [28].

An additional view of the opened split-block is proposed in Fig. 14. In this case, neither the chip has yet been assembled nor solder pads distributed. Six screws are used for tightening and two alignment pins ensure the split-blocks are correctly positioned with respect to each other. Once assembled, the splitblock package features a WR5 mmW flange termination, allowing interconnection with an external mmW probe or DUT (Device Under Test). The overall splitblock size is approximately  $40 \times 27$  mm<sup>2</sup> and is 30 mm thick.



Fig. 14. Open brass split-block package with an organic substrate inserted into the cavity also showing the positioning of the E-plan transition in the rectangular hollow half waveguide [28].

The rectangular SMOs for ground contact and DC biasing are clearly visible in Fig. 14. Ground contacts have been arranged as evenly as possible on the substrate surface to ensure a consistent ground contact quality. With this split-block housing, up to six DC bias signals can be fed to the noise source die independently. DC male connectors are fixed by screws to external faces of the split-block. The central pin of the connector penetrates the metal body of the split-block through a cylindrical hole. The hole is filled with a hollow cylindrical Teflon tube to provide electrical insulation. The central metal pin can then slide so that its end lands on a pad where it can be soldered with the addition of an alloy ball. Room for DC decoupling capacitance has been reserved in the split-block, but measurements showed that this provision was not necessary. In this study, the same silicon chip integrates both the simple NS based on an avalanche diode and its amplifier-augmented version. By imposing the constraint that the split-block can accommodate both types of NS, two types of substrates were designed with different routing of the interconnect traces. The NS circuit needs a cathode bias current to control the avalanche effect and a bias voltage for an impedance matching stage on the anode side. Fig.14 corresponds to this non-amplified NS configuration showing the die assembled with two dedicated DC bias terminals. The other NS configuration is the same PN diode with the addition of the two-stage amplifier shown in Fig.3, which requires three additional DC bias voltages for NPN transistors base biasing and supplying the collector of the cascode stages.

The key transition for RF performance is the one between the organic substrate and the WR5 waveguide. This transition relies on an E-plane probe transforming a stripline propagation mode towards the TE10 one of the rectangular waveguide cavity. The key parameters of such transition that determine the insertion losses and phase shift are the amount of dielectric material in waveguide cavity, the probe position and back-short length. Fig. 15 shows the precise positioning of the E-plane transition resulting from the insertion of the organic substrate into the split-block cavity.



Fig. 15. E-plane probe transition between organic substrate and WR5 waveguide. Back short length is the distance between substrate edge and waveguide cavity edge [28].

To place this study in a context of a potential industrial scaleup, a design of experiment (DOE) was carried out on the cutting and thinning of the organic substrate to assess the impact of the assembly tolerances on the dispersion of mmW performance.

The thickness and length of the dielectric beam under the E-

plane bow tie were modified using several cutting and surface machining variants using a femtosecond laser. Two dielectric thicknesses and three different lengths of the dielectric beam have been selected as summarized in Table 2. The DOE parameters are identified in Fig. 16 on the microscopy image showing the substrate in profile view with the dielectric beam supporting the E-plane transition and the flip-chipped silicon die. Each option corresponding to a given variant of laser cutting and thinning was produced in triplicate for the purpose of evaluating the repeatability of measurements.



Fig. 16. Side view of a B55 die assembled on organic substrate showing DOE laser cutting parameters L and T [28].

| Thickness of dielectric<br>below E plane probe T (µm) | Length of E-plane probe in<br>WR5 cavity L (µm) |
|-------------------------------------------------------|-------------------------------------------------|
|                                                       | 873                                             |
| 24                                                    | 960                                             |
|                                                       | 1020                                            |
|                                                       | 873                                             |
| 48                                                    | 960                                             |
|                                                       | 1020                                            |

Table 2: Femtosecond laser DOE parameters values.

#### IV. MEASUREMENT RESULTS IN G-BAND

To confirm the functionality of the chips integrated into the packaged noise source prior to making RF measurements, the bias current levels were systematically checked for an applied DC voltage bias and additionally the consistency of the avalanche diode voltage was checked for an applied DC current bias level. All the chips assembled on substrates were found to be functional, making the S-Parameters and noise measurements in G-band possible. Results shown in this section mainly focus on the amplified packaged NS since it presents the most remarkable performance in terms of S-Parameters, ENR levels and MDS condition validation.

#### A. S-Parameters measurements

One-port S-Parameters measurements have been performed with a VNA and Rohde & Schwarz mmW frequency extension heads in G-band (ZC220 type). A setup view is proposed in Fig. 17. First measurements were performed on packaged standalone NS to validate the packaging process on the simplest configuration. Then, the amplified NS version was characterized.



Fig. 17. One-port G-band S-Parameters test setup of standalone packaged NS. The same setup was employed for the amplified packaged NS, with more DC cables to bias the buffer stage.

This setup allows to characterize the output matching of the amplified packaged NS for several bias conditions. A key aspect regarding the accuracy of noise measurement using the Y-factor method (see section IV.B for more information) is to guarantee a constant NS output matching regardless of bias in order to avoid indistinguishable losses due to standing waves between the NS and the device under test (DUT). More specifically, when measuring the Y-factor, the amplified NS is used in OFF and ON states, OFF corresponding to an unbiased NS, ON corresponding to a biased NS. Fig. 18 shows the matching at the package output and provides a comparison with S<sub>22</sub> of the NS measured on-wafer, i.e., without package. On-wafer impedance matching extraction plane is at flip chip pad input. Regarding the packaged configuration, impedance matching extraction plane is at package output.



Fig. 18. Comparison of the amplified NS output matching  $(S_{22})$  from measurements on-wafer and in packaged form output over the G-band for several bias conditions. Packaged configuration shows superimposed curves for various NS and LNA biasing.

The change in NS biasing has very little influence on the output matching due to the package losses. Superimposed curves at various NS and LNA biases and states are observed in Fig. 18 for the packaged version of amplified NS. The package losses have been extracted using short structures at several reference planes to infer the IL of the substrate to waveguide transition, as shown in Fig. 19. A first short structure was made with an iron sheet a placed in waveguide cavity. A second short structure was emulated on a substrate without die, by soldering RF line to adjacent ground. With these two structures, it was possible to extract substrate to waveguide transition insertion loss. Fig. 19 displays the characterization results of the shorts. Transition insertion loss (ILtransition(dB)) were calculated from

measured return loss of short structures ( $RL_{shortWR5}(dB)$ ,  $RL_{shortsolder}(dB)$ ) as explained in (1):

$$IL_{transition} (dB) = \frac{|RL_{shortWR5} (dB) - RL_{shortsolder} (dB)|}{2}$$
(1)



Fig. 19. Organic substrate to WR5 waveguide transition characterization. Measurements results of short structures and transition insertion loss calculus [28].

One can infer from Fig. 19 that substrate to waveguide transition dictates the IL(dB) observed in Fig. 18 for the packaged NS configuration. These losses have been estimated to be 4 dB in average in the 140-220 GHz frequency range. One key feature is the constant output matching observed regardless of amplified noise source biasing. This aspect is particularly important when operating in the two temperatures method for noise measurement accuracy concerns. The observed shape in  $S_{22}$  is due to transition insertion loss, showing a notch at 190 GHz and approximately -7dB around 160 GHz. This behavior is also depicted in Fig. 31 where  $S_{22}(dB)$  has been measured over three consecutive assemblies of a NS.

#### B. Available ENR (ENR<sub>av</sub>) extractions

Considering the mismatch between the packaged NS and the DUT, the ENR level (dB) has been extracted with the knowledge of packaged NS output matching in G-band. The effective uncalibrated noise power was measured for several NS bias states and transposed to available noise power in the input plane of the noise receiver with the knowledge of its noise factor ( $F_{RCV}$ ), characterized in previous works with the Y-factor method. Reference planes are shown in Fig. 21 below. Plane A corresponds to the noise receiver input plane.  $P_{HOT}$  and  $P_{COLD}$  are measured at NFM input plane, since NFRCV down converts and amplifies measured RF signal to NFM frequency range. Fig. 20 gives more details regarding NFRCV architecture.



Fig. 20. Noise receiver architecture. This architecture is common to the two receivers used in the study, covering respectively 130-170 GHz and 170-220 GHz frequency ranges.[17]



Fig. 21. Block diagram of the setup used for ENRav(dB) extraction of amplified packaged NS.

Using (2) below, one can deduce  $T_{RCV}$  from  $F_{RCV}$  and  $T_0$ . It is the first step leading to ENR<sub>av</sub>(dB) extraction.

$$T_{\rm RCV} = T_0 (F_{\rm RCV} - 1) \tag{2}$$

With  $T_{RCV}$  the equivalent noise temperature of the noise receiver and  $T_0=290$  K. Using the NS in low and high states, the Y-factor is defined as in (3):

$$Y = \frac{P_{HOT}}{P_{COLD}}$$
(3)

With  $P_{HOT}$  and  $P_{COLD}$  being the measured noise powers at the input of the Noise Figure Meter (NFM) for a high state and low state of the amplified NS, respectively. As a result, the effective hot noise temperature in the input plane of the noise receiver is given by (4):

$$T_{A,eff} = T_{RCV} (Y - 1) + Y \frac{T_{cold}}{M}$$
(4)

With M being the impedance mismatch coefficient between the packaged NS and the noise receiver,  $T_{cold}$  the NS equivalent noise temperature when the NS and the amplifier are unbiased and supposed known close to 290 K.  $T_{RCV}$  is deduced from measured value of  $F_{RCV}$  and provides calculation of  $T_{A,eff}$ . In our case, the noise receiver features an isolator at its input and is therefore considered as a 50  $\Omega$  load. With this knowledge, M can be expressed as shown in (5). Due to amplifier isolation and package losses, the resulting mismatch coefficient is close to 1 in the entire frequency range.

$$\mathbf{M} = \frac{1}{\left(1 - \left|\Gamma_{\text{OUT,PackagedNS}}\right|^2\right)} \tag{5}$$

The available hot noise temperature in the input plane of the

noise receiver can be subsequently deduced from  $T_{A,eff}^{HOT}$  and M by (6):

$$\Gamma_{A \text{ or }}^{\text{HOT}} = \mathbf{M} \cdot \mathbf{T}_{A \text{ off}}^{\text{HOT}}$$
(6)

While the  $ENR_{av}(dB)$  can be deduced by (7):

$$ENR_{av}(dB) = 10log\left(\frac{T_{HOT}^{A,av} - T_{COLD}^{A,av}}{T_0}\right)$$
(7)

Where  $T_{\rm HOT}^{A,av}$  and  $T_{COLD}^{A,av}$  corresponds to  $T_{A,av}$  when the amplified NS is biased and unbiased, respectively. TA describes noise equivalent temperature at A plane shown in Fig. 21. Note that one key feature of the present packaged NS is that it can be monitored. Thus, multiple ENR<sub>av</sub> values can be generated, making this NS adaptable to a wide selection of noise receivers and DUTs. The extracted ENRav values are represented in Fig. 22, for a low state of the NS for which both the avalanche diode and the amplifier are not biased, i.e., NS OFF and LNA OFF. Some ENR values are missing or showing divergences regarding other ENR values measured at adjacent frequency points, due to noise receiver frequency response. More specifically, the noise receiver mixer shows some limitation in gain conversion at specific frequency points. This results in a reduced noise receiver sensitivity and can be observed on the extracted ENRav levels at 154 GHz and 178 GHz as shown in Fig. 22.



Fig. 22. Extracted  $\text{ENR}_{av}(dB)$  in G-band from the developed amplified packaged NS under several bias conditions [28].

These results demonstrate a distinctive feature of the greatest interest of this NS in that  $ENR_{av}$  is monitorable to levels up to 24 dB with a 2 dB flatness between 140 and 170 GHz. Table 3 below gives an overview of the mmW noise sources state-of-the-art. The proposed solution shows available ENR levels in line with the existing commercial solutions, while leveraging SiGe technology, compatible with high volume packaging. The key feature is the ability to monitor these ENR levels by adjusting the NS biasing to the noise receiver sensitivity. Moreover, ENR flatness is among one of the best reported in literature. This is an important aspect since high ENR level frequency variations can induce either noise receiver saturation of insufficient injected noise powers, with regards to the MDS condition.

Monitorable Constant  $ENR_{av}(dB)$ Frequency Packaged Monitorable low state  $ENR_{av}(dB)$ Technology output Reference flatness (GHz) matching (P<sub>COLD</sub>) ELVA ISSN-05 IMPATT Diode No 45 Yes No  $\pm 15$ 140-220 NA [21] ELVA ISSN-03 No 50 Yes IMPATT Diode No  $\pm 20$ 220-330 NA [21] VDI WR6.5NS 10 No Yes NA No +2110-170 NA [29] VDI WR5.1NS 8,5 Yes NA No  $\pm 2$ 140-220 NA No [29] NC346D NR Noisecom No 25 Yes No  $\pm 2$ 18 No Process Precision [30] Yes 9 Yes GaAs Yes  $\pm 2$ 170-200 NA [19] SiGe BiCMOS 15-27 No ±5 90-270 Yes Yes Yes [20] 130nm SiGe BiCMOS Yes <20 & 28 120-325 Yes No Yes ±7 [18] & UTC-PD <-10 SiGe BiCMOS Yes Yes 37 No Yes ±2 140-170 [16] 55nm < -7,5 SiGe BiCMOS Yes 24  $\pm 2$ 140-170 This work Yes Yes Yes 55nm < -7.5

Table 3: mmW noise sources state-of-the-art.

#### C. Noise Figure measurement in G-band

The developed packaged noise source has been used to extract the noise figure of several DUTs, using a set of 2 noise receivers (140-170 GHz (Rx1) and 170-260 GHz (Rx2)). The first DUT tested is a WR5 connectorized medium power amplifier (MPA) MPA04-1 from VDI. This PA, initially designed for operation in 170-260 GHz, has an average  $G_{av}$  of 17 dB between 140 and 170 GHz. We want to stress that this band was chosen according to the availability of the noise receiver and solid-state noise source, thus enabling comparisons of NF extraction using different noise sources and the same DUT. In this frequency range, the packaged NS has approximately 23 dB of ENR<sub>av</sub> and the associated noise receiver has a 10 dB NF, making this setup relevant for NF extraction. Measurements were also performed with a commercially available NS solution to serve as a base reference. A setup view is shown in Fig. 23 below.



Fig. 23. Setup for NF measurements of MPA04-1 MPA amplifier with the developed SiGe packaged noise source between 140 and 170 GHz.

Fig. 24 illustrates the methodology employed to extract the NF of the MPA04-1 MPA. The NS is either the ELVA commercial solution or the developed packaged NS described in this paper. The considered DUT is a group of elements

consisting of a WR5 access flange, an isolator, another WR5 access flange, the MPA04-1 amplifier and a third WR5 access line. The Y-factor method is employed by using the NS in several bias states. The first step consists in connecting the NS directly to the noise receiver and measuring two noise powers corresponding to OFF and ON states, hereafter referred to as  $P_{COLD1}$  and  $P_{HOT1}$ , respectively. This enables the calculation of a first Y-factor called Y<sub>1</sub> and the equivalent noise temperature at the receiver input  $T_{RCV}$  as described in (8):

$$T_{RCV} = \frac{T_{HOT} - Y_1 T_{COLD}}{Y_1 - 1}$$
(8)

Where  $T_{HOT}$  and  $T_{COLD}$  are the noise equivalent temperatures associated to NS ON and OFF states, respectively



Fig. 24. Schematic setups for  $F_{DUT}$  extraction methodology : (a) Noise receiver calibration step with the amplified packaged noise source, using the Y-factor method. An isolator ensures a constant 50  $\Omega$  match for high and low bias states of NS, (b) Noise figure measurement with the DUT in place between packaged NS and noise receiver.

The second step consists in measuring the noise powers in the same NS OFF and ON states in order to calculate a second Y-factor noted  $Y_2$  with the DUT inserted in the measurement chain. The available power gain of the DUT  $G_{av,DUT}$  can be calculated from these noise powers with (9):

$$G_{av,DUT} = \frac{P_{HOT2} - P_{COLD2}}{P_{HOT1} - P_{COLD1}}$$
(8)

A comparison of  $G_{av,DUT}$  extracted from S-Parameters and noise powers is given in Fig. 25, where it can be observed that the maximum discrepancy is lower than 0.4 dB between 140 and 170 GHz.



Fig. 25. DUT available power gain extractions based on S-Parameters and measured noise powers from the present amplified packaged NS and the commercial ELVA NS [28].

These two steps allow the calculation of the noise receiver gain  $G_{RCV}$ , which is necessary for the calculation of the NF at the input plane of the noise receiver, as detailed in (10):

$$G_{\rm RCV} = \frac{P_{\rm HOT1} - P_{\rm COLD1}}{(T_{\rm HOT} - T_{\rm COLD})k\Delta_{\rm f}}$$
(9)

Where k is the Boltzmann constant,  $T_{HOT}$ ,  $T_{COLD}$  are equivalent noise temperatures of the NS in high and low states, respectively, and  $\Delta_f$  is the noise receiver bandwidth. The knowledge of these parameters gives the expression of the available noise power  $P_{DUT}$  at the DUT output expressed by (11):

$$P_{\rm DUT} = \frac{P_{\rm COLD2}}{G_{\rm RCV}} \cdot kT_{\rm RCV}\Delta_{\rm f}$$
(10)

Finally, the DUT linear noise factor ( $F_{DUT}$ ) is given by (12):

$$F_{\rm DUT} = \frac{P_{\rm DUT}}{G_{\rm av, DUT} k T_{\rm COLD} \Delta_{\rm f}}$$
(11)

The extraction results are shown in Fig. 26. The packaged NS has the advantage to be controllable in terms of bias and was therefore used in three different ON states in order to assess the variability of measurements. The ELVA NS can be used to measure either calibrated or uncalibrated noise powers using a calibration algorithm corresponding to the associated 140 to 170 GHz noise receiver. For a fair and relevant comparison, one should consider in priority extractions made from uncalibrated noise powers with both NS. In this context, measurements show a maximum discrepancy between the packaged NS and ELVA

NS of 0.3 dB at 146 GHz.  $P_{uncal}$  refers to NF extracted from uncalibrated noise powers. This is the only available technique with the proposed packaged NS since the calibration algorithm is only compatible with the ELVA commercial noise source. One development axis could be to develop such algorithm associated to the introduced NS, based on its available ENR levels. The three distinct NF measurements performed with the packaged NS under three bias conditions give a maximum dispersion of 0.4 dB at 140 GHz. These results prove the relevance of using the developed packaged NS compared with commercial NS solutions. In this variable bias measurement scenario, it is important to note that the waveguide flange assembly induces a typical variability of  $\pm 0.2$ dB at such frequencies, which contributes to the measurement dispersion mentioned above.



Fig. 26. Extracted noise figure of MPA04-1 using commercial ELVA noise source and package noise source with different bias conditions between 140 and 170 GHz [28].

To further consolidate previous results, a bipolar transistor NPNVHS HBT in SiGe B55 technology has also been characterized on wafer with the packaged NS and commercial ELVA NS between 140 and 170 GHz. A picture of the setup is given in Fig. 27. The considered DUT is the group of elements consisting in the left RF probe, the B55 NPNVHS bipolar transistor and the right RF probe. The NPNVHS bipolar transistor has  $5.56 \times 0.2 \ \mu m^2$  emitter length and width, respectively. It is biased under a collector current of 7.8 mA. A similar NF extraction methodology to that used previously was employed, using two measurement steps, with and without the DUT. Extraction results are represented in Fig. 28. A comparison is also made between the ELVA calibrated and uncalibrated noise powers and packaged NS noise powers. The discrepancy between the packaged amplified NS and the ELVA extractions is less than 0.8 dB in the 140-170 GHz range. This gap tends to be larger as the available power gain of the DUT decreases.



Fig. 27. On-wafer NPNVHS NF test setup with packaged NS between 140 and 170 GHz [28].



Fig. 28. On-wafer NPNVHS NF extraction results with packaged amplified NS and ELVA NS between 140 and 170 GHz [28].

Finally, an assessment of the accuracy of NF extraction has been performed between 170-220 GHz based on the measurements of the MPA04-1 MPA. By using the packaged NS under several bias conditions, it is possible to monitor its  $ENR_{av}$  levels and place the setup at the limit of validation of the MDS condition. The resulting  $ENR_{av}$  values are all referred to an unbiased low state and 3 biased high states. To evaluate the trade-off between a sufficient  $ENR_{av}$  value and the MDS condition with regards to the NF extraction accuracy, MDS condition and  $ENR_{av}$  are shown in Fig. 29-a and 29-b. As a reminder, the MDS condition can be expressed as in (13), depending on DUT available power gain ( $G_{av,DUT}$ ) and noise figure ( $NF_{DUT}$ ) and noise receiver noise figure ( $NF_{RCV}$ ) :

$$NF_{DUT} + G_{av,DUT} \ge NF_{RCV} + 3dB$$
 (12)

The MDS condition validation limit is naturally reached since the ENR<sub>av</sub> level of the packaged NS decreases beyond 180 GHz due to the two-stages LNA bandwidth as shown in Fig. 4. The maximum ENR<sub>av</sub> level is reached in the configuration where the high state corresponds to a 20 mA biased NS and LNA turned ON. The Y-factor has been plotted in the 170-220 GHz frequency range for this operating mode in Fig. 26-b. It shows decreasing values down to 1, which means that the difference between noise powers in high and low states of the amplified NS tends to 0. In such condition, the NF extraction accuracy is decreasing, showing discrepancies of more than 2 dB above 200 GHz between the different high states amplified NS biasing. However, the MDS condition is validated in the entire frequency range: the MDS curve refers to the NF<sub>RCV</sub> increased by a 3 dB margin. Some frequency points show discontinuities in the MDS condition. This is due to the noise receiver input mixer having a gain conversion dropping at specific frequency points. One can infer from Fig. 29-b that the MDS condition is validated with more than 10 dB margin. It is important to note that at such frequencies, a commercial NS for the purpose of comparison was not available within our measurement platform. Moreover, the DUT considered here is quite favorable to perform an NF extraction since its available power gain is wideband. To the author's best knowledge, it is the first time a III-V amplifier has been characterized with a SiGe packaged noise source at these frequencies.



Fig. 29. NF extraction accuracy assessment of MPA04-1 between 170 and 220 GHz. a) Available ENR and NF values obtained for several biasing conditions. b) Associated noise measurement validity indicators (MDS condition, Y-factor) [28].

To further investigate the accuracy of NF extraction with the setup comprising the MPA04-1 MPA amplifier, the packaged NS and the 170-220 GHz noise receiver, a statistical approach to measuring NF as a function of the choice of amplified NS high state biasing was conducted. Since the MDS condition is easily validated even when operating in the low state operating mode (NS OFF, LNA OFF), this biasing has been chosen as a lower reference for ENR values. Figure 27 provides the illustration of the impact that the bias state of the NS can have on the dispersion of the NF. Twelve different high states biases were considered, between 0.5 mA and 20 mA for the PN diode cathode current and the LNA turned ON. The extraction results reveal a NF dispersion better than 0.5 dB at frequencies up to 200 GHz over these various bias conditions Above this frequency, significant dispersion can be observed, marked by the red crosses in Fig. 30. To the authors' best knowledge, it is the first time a statistical approach regarding NF extraction has been conducted in this frequency range.



Fig. 30. Statistical representation of MPA04-1 NF extracted values between 170-220 GHz for 12 bias states of the packaged amplified NS [28].

#### V. MEASUREMENTS REPEATABILITY ASSESSMENT IN G-BAND

This part aims to illustrate the reproducibility work carried out on S-Parameters and  $\text{ENR}_{av}$  extractions on several amplified NS as a function of sensitivity to the package assembly/disassembly steps and for two different split-block units.

#### A. S-Parameters measurement repeatability

To place this study beyond the proof-of-concept stage, several repeatability measurements have been performed over multiple assemblies. More specifically, one-port S-Parameters measurements have been performed on a sample mounted and dismounted 3 consecutive times in the same split-block package. The results given in Fig. 31 exhibit an excellent reproducibility between several assemblies which consolidates the packaging approach implemented.



Fig. 31. S-Parameters repeatability measurements in G-band of 1 sample assembled 3 consecutive times in the same split-block package [28].

Moreover, the same substrate has been packaged in the two available split-block units to assess the overall manufacturing quality. Results are given in Fig. 32 and show a high degree of repeatability, validating the assembly strategy as well as the robustness of the split-block and organic substrates fabrication scheme.



Fig. 32. S-Parameters repeatability measurements in G-band of 1 sample assembled in 2 available split-block packages [28].

#### B. ENR<sub>av</sub> measurement repeatability

An assessment of generated  $\text{ENR}_{av}$  variability over several assemblies has also been conducted between 140 and 170 GHz. In order to study the impact of multiple packaging steps on  $\text{ENR}_{av}$  variability, one sample has been mounted and dismounted three times and measured at each assembly/disassembly stage. Results given in Fig. 33 show a maximum  $\text{ENR}_{av}$  variability between two assemblies of 0.7 dB.



Fig. 33.  $ENR_{av}$  repeatability measurements of one sample over 3 consecutives assemblies in the same package [28].

Moreover, the packaged NS has been used in the low state and high state to extract consecutively 20  $\text{ENR}_{av}$  values by directly switching the bias from NS OFF / LNA OFF to NS 20 mA / LNA ON in order to check the robustness of the packaged circuit with respect to bias switchovers and to evaluate the variations of generated noise powers. As shown in Fig. 34, this experiment revealed a maximum change in  $\text{ENR}_{av}$  of 0.13 dB at a given frequency, confirming the robustness of the packaged NS.



Fig. 34.  $ENR_{av}$  repeatability measurements of a packaged NS over 20 consecutives extractions by switching from low (NS OFF / LNA OFF) to high (NS 20 mA / LNA ON) states [28].

#### VI. CONCLUSION AND PROSPECTS

For the first time, a packaged noise source based on a SiGe BiCMOS 55nm technology operating between 140 and 220 GHz has been fabricated, packaged and measured. The chip packaging strategy based on low-cost organic substrates and compatible with multiple assemblies has been detailed. S-Parameters and ENR<sub>av</sub> have been measured in G-band, showing unprecedented levels for a packaged SiGe noise source at such frequencies. ENR<sub>av</sub> up to 24 dB, with the capability of ENR<sub>av</sub> level monitoring between 140 and 170 GHz have been demonstrated. One can consider a 14 dB range of ENR<sub>av</sub> levels at a given frequency between low state (NS OFF LNA ON) and high state (NS 20mA LNA ON). This noise source can generate up to 5 dB of ENR<sub>av</sub> at 200 GHz. One of the key aspects of NF extraction accuracy using the Y-factor method is to guarantee a constant NS output matching. This is the case with the developed packaged NS owing to the amplifier stage isolation. This amplification stage brings the distinctive asset of being able to work with a biased low state, ensuring sufficient noise power generation to comply with the MDS condition validation.

This is a differentiating advantage compared to existing commercial NS solutions at these frequencies. To assess NS validity, it has been used for NF measurements of two DUTs. The first one is a WR5-connectorized III-V MPA amplifier from VDI (MPA04-1). NF extractions have been performed concurrently with a commercial ELVA noise source to compare and validate extraction with a reference standard. The maximum NF discrepancy observed between the two noise sources is 0.3 dB which proves the quality of the developed packaged noise source. In addition, the NF extraction of an onwafer SiGe BiCMOS 55 nm NPNVHS bipolar transistor has been performed, showing a maximum discrepancy of 0.8 dB between the packaged NS and ELVA NS in the 140-170 GHz frequency range. In another respect, many measurements repeatability regarding S-Parameters and ENR<sub>av</sub> results have been discussed and demonstrate the robustness and quality of the developed packaged noise source. The developed package can be kept for a future upgrade that could embed a multiimpedance tuner, offering the possibility of four noise parameters measurements up to 220 GHz for multiple wafer technologies.

#### ACKNOWLEDGMENT

The authors are grateful to Amkor Technology for their support with wafer bumping and the BEM&T team from STMicroelectronics Grenoble for their highly valuable assistance related in the design, fabrication, and assembly of the organic substrates.

They also acknowledge MC2 Technologies for their collaboration in the design and fabrication of split-blocks.

The assistance of the CHOP high-frequency characterization platform at IEMN is acknowledged for the extensive test campaigns in G-band related to this work.

#### REFERENCES

- D. Cuadrado-Calle, D. George, B. Ellison, G. A. Fuller and K. Cleary, "Celestial Signals: Are Low-Noise Amplifiers the Future for Millimeter-Wave Radio Astronomy Receivers?," *IEEE Microw. Mag.*, vol. 18, no. 6, pp. 90-99, Sept.-Oct. 2017, doi: 10.1109/MMM.2017.2712038.
- [2] D. Cuadrado-Calle, P. Piironen and N. Ayllon, "Solid-State Diode Technology for Millimeter and Submillimeter-Wave Remote Sensing Applications: Current Status and Future Trends," *IEEE Microw. Mag.*, vol. 23, no. 6, pp. 44-56, June 2022, doi: 10.1109/MMM.2022.3155031.
- [3] B. Thomas et al., "Millimeter & sub-millimeter wave radiometer instruments for the next generation of polar orbiting meteorological satellites — MetOp-SG," in Proc. 39th Int. Conf. on Infrared, Millimeter, and Terahertz waves (IRMMW-THz), Tucson, AZ, USA, 2014, pp. 1-3, doi: 10.1109/IRMMW-THz.2014.6956005.
- [4] D. Cuadrado-Calle *et al.*, "EQM front-end receivers at 183 and 229 GHz for the Microwave Sounder on MetOp-SG," in *Proc. 33<sup>rd</sup> General Assembly and Scientific Symp. of the Int. Union of Radio Sci.*, Rome, Italy, 2020, pp. 1-4, doi: 10.23919/URSIGASS49373.2020.9232214.
- [5] M. Hoefle *et al.*, "Low noise 89 GHz detector module for MetOp-SG," in *Proc. Eur. Microw. Conf. (EuMC)*, Paris, France, 2015, pp. 395-398, doi: 10.1109/EuMC.2015.7345783.
- [6] Y. Sun and C. J. Scheytt, "A 122 GHz Sub-Harmonic Mixer With a Modified APDP Topology for IC Integration," *IEEE Microw. and Wireless Compon. Lett.*, vol. 21, no. 12, pp. 679-681, Dec. 2011, doi: 10.1109/LMWC.2011.2170830.
- [7] Y. Mao, K. Schmalz, J. Borngräber and J. C. Scheytt, "A 245 GHz CB LNA and SHM mixer in SiGe technology," in *Proc. IEEE 12th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF)*, Santa Clara, CA, USA, 2012, pp. 5-8, doi: 10.1109/SiRF.2012.6160120.
- [8] P. Song, R. L. Schmid, A. Ç. Ulusoy and J. D. Cressler, "A high-power, low-loss W-band SPDT switch using SiGe PIN diodes," in *Proc. IEEE Radio Frequency Integrated Circuits Symp. (RFIC)*, Tampa, FL, USA, 2014, pp. 195-198, doi: 10.1109/RFIC.2014.6851695.
- [9] S. R. Zahran, L. Boccia, F. Podevin and P. Ferrari, "BiCMOS Rat-Race Coupler Based on Slow-Wave CPS Transmission lines for 120 GHz Applications," in *Proc. Microw. Mediterranean Symp. (MMS)*, Pizzo Calabro, Italy, 2022, pp. 1-5, doi: 10.1109/MMS55062.2022.9825575.

- [10] H. Ghanem, S. Lépilliet, D. Gloria, F. Danneville and G. Ducournau, "SiGe Based LNA for Data Communication Applications at 211 GHz," in *Proc. 46th Int. Conf. on Infrared, Millimeter and Terahertz Waves (IRMMW-THz)*, Chengdu, China, 2021, pp. 1-2, doi: 10.1109/IRMMW-THz50926.2021.9567152.
- [11] H. Tataria, M. Shafi, A. F. Molisch, M. Dohler, H. Sjöland and F. Tufvesson, "6G Wireless Systems: Vision, Requirements, Challenges, Insights, and Opportunities," *Proc. of the IEEE*, vol. 109, no. 7, pp. 1166-1199, July 2021, doi: 10.1109/JPROC.2021.3061701.
- [12] T. Waliwander. "THz-To Be or Not To Be in 6G?" farran.com. Accessed: Jul. 4, 2020. [Online] Available: https://www.farran.com/wp-content/uploads/2022/02/THz-To-be-or-not-to-be-in-6G.pdf
- [13] B. Heinemann et al., "SiGe HBT with fx/fmax of 505 GHz/720 GHz," in Proc. IEEE Int. Electron Devices Meeting (IEDM), San Francisco, CA, USA, 2016, pp. 3.1.1-3.1.4, doi: 10.1109/IEDM.2016.7838335.
- [14] A. Gauthier, "Etude et Développement d'une Nouvelle Architecture de Transistor Bipolaire à Hétérojonction Si/SiGe Compatible avec la Technologie CMOS FD-SOI," Ph.D. dissertation, Univ. Lille, Lille, France, 2017.
- [15] M. Gilden and M. E. Hines, "Electronic tuning effects in the read microwave avalanche diode," *IEEE Trans. on Electron Devices*, vol. ED-13, no. 1, pp. 169-175, Jan. 1966, doi: 10.1109/T-ED.1966.15652.
- [16] V. Fiorese *et al.*, "A 140 GHz to 170 GHz Active Tunable Noise Source Development in SiGe BiCMOS 55 nm Technology," in *Proc. 16th Eur. Microw. Integrated Circuits Conference (EuMIC)*, London, United Kingdom, 2022, pp. 125-128, doi: 10.23919/EuMIC50153.2022.9783645.
- [17] J. C. Azevedo Gonçalves *et al.*, "Millimeter-Wave Noise Source Development on SiGe BiCMOS 55-nm Technology for Applications up to 260 GHz," *IEEE Trans. on Microw. Theory and Techn.*, vol. 67, no. 9, pp. 3732-3742, Sept. 2019, doi: 10.1109/TMTT.2019.2926289.
- [18] H. Ghanem et al., "Silicon Based Diode Noise Source Scaling For Noise Measurement Up To 325 GHz", in *Proc. of the 44th Int. Conf. on Infrared, Millimeter, and Terahertz Waves* (*IRMMW-THz*), 2019.
- [19] N. Ehsan, J. Piepmeier, M. Solly, S. Macmurphy, J. Lucey and E. Wollack, "A robust waveguide millimeter-wave noise source," in *Proc. Eur. Microw. Conf. (EuMC)*, Paris, France, 2015, pp. 853-856, doi: 10.1109/EuMC.2015.7345898.
- [20] H. Forstén, J. H. Saijets, M. Kantanen, M. Varonen, M. Kaynak and P. Piironen, "Millimeter-Wave Amplifier-Based Noise Sources in SiGe BiCMOS Technology," *IEEE Trans. on Microw. Theory and Techn.*, vol. 69, no. 11, pp. 4689-4696, Nov. 2021, doi: 10.1109/TMTT.2021.3104028.
- [21] "ISSN-03 / ISSN-05 MM-WAVE HIGH ENR CW NOISE SOURCES." elva-1.com. Accessed: Aug. 5, 2022. [Online]. Available: https://elva-1.com/products/sub-terahertz-noisesources-140-to-330-ghz. [Accessed 31 Mai 2022].
- [22] Noise Figure Measurement Accuracy The Y-Factor Method, (2014). Accessed: May 11 2020. [Online]. Available: https://www.keysight.com/us/en/assets/7018-06829/application-notes/5952-3706.pdf
- [23] Waveguide Amplifiers Operational Manual. (2022). Accessed: Aug. 2 2022. [Online]. Available: https://www.vadiodes.com/images/Products/AmpsandFilters/

VDI-

792.34\_VDI\_Waveguide\_Amplifier\_Product\_Manual.pdf

- [24] S. Bouvot, "Contribution au BIST in-situ : Intégration sur silicium d'un banc de caractérisation en bruit en bande D," Ph.D. dissertation, Univ. Lille, Lille, France, 2018.
- [25] A. Maestrini *et al.*, "A 1.7-1.9 THz local oscillator source," *IEEE Microw. and Wireless Compon. Lett.*, vol. 14, no. 6, pp. 253-255, June 2004, doi: 10.1109/LMWC.2004.828027.
- [26] A. R. Kerr, S. Pan, S. Whiteley, M. Radparvar and S. Faris, "A fully integrated SIS mixer for 75-110 GHz," in *Proc. IEEE Int. Digest on Microw. Symp.*, Dallas, TX, USA, 1990, pp. 851-854 vol.2, doi: 10.1109/MWSYM.1990.99712.
- [27] "nypcb/english/Product/PCBIntroduction." nanyapcb.com. Accessed: Feb. 14 2023. [Online]. Available: https://www.nanyapcb.com.tw/nypcb/english/Technology/PP SRoadmap.aspx.
- [28] V. Fiorese, " Nano sonde active intelligente pour mesures de bruit et de puissance dans la bande de fréquence 130-260 GHz," Ph.D. dissertation, Univ. Lille, Lille, France, 2022.
- [29] "Virginia Diodes, Inc Your Source for Terahertz and mm-Wave Products." vadiodes.com. Accessed: May 15 2022. [Online]. Available: https://vadiodes.com/en/.
- [30] "Products." noisecom.com. Accessed: Jul. 4 2022. [Online]. Available: https://noisecom.com/products/calibratedsources/nc346-broadband-awgn-up-to-67-ghz



Victor Fiorese received the M.S. degree in RF electronics from the École Nationale Supérieure de l'Électronique et de ses Applications (ENSEA) in 2018 and the Ph.D. degree in electronics from the University of Lille, France in 2022. He is currently involved with STMicroelectronics Grenoble RF & mmW validation laboratory

to develop on-wafer RF measurement activity. His main interests are RF test automation, noise, small and large signal measurements of transceivers up to 67 GHz.



João Carlos Azevedo Gonçalves received the M.S. degree in microélectronique nanotechnologie and telecom from the University of Lille, Lille, France, in 2015, and the Ph.D. degree in electrical engineering from the Institute of Electronics, Microelectronics, and Nanotechnology (IEMN), University of Lille, in 2019. He is

currently with the Technology Design Platform Department, STMicroelectronics, Crolles, France, where he focuses on RF and millimeter-wave (mmW) characterization for BiCMOS and CMOS advanced technologies. His current research interests include advanced silicon device noise and large-signal characterization up to 320 GHz



**Simon Bouvot** received the M.S. degree in automatic control and electronics from INSA Toulouse, Toulouse, France, in 2014, and the Ph.D. degree in electrical engineering from the Institute of Electronics, Microelectronics, and Nanotechnologies (IEMN), University of Lille, Lille, France, in

2018. He is currently with STMicroelectronics, Crolles, France, where he focuses on R&D on RF and millimeter-wave BiCMOS and CMOS circuit characterization. His current research interests include built-in self-test for silicon noise characterization above 110 GHz.



**Sylvie Lepilliet** was born in Béthune, France, in 1964. She received the B.E. degree in electronics from the Centre National des Arts et Métiers (CNAM), Lille, France, in 1991. In 1986, she joined the Centre Hyperfréquences et Semiconducteurs, University Lille, Lille. She is currently in charge of the high-frequency measurement facilities

of the Institute of Electronics, Microelectronics, and Nanotechnology, University Lille I, Villeneuve d'Ascq, France, particularly of the noise test set.



Daniel Gloria received in 1995, the engineering degree in electronics from the Ecole Nationale Supérieure d'Électronique et de Radioélectricité and the M.S.E.E. in Optics, Optoelectronics and Microwaves design systems from the Institut National de Grenoble (INPG). He spent two years, from 1995 to 1997, in ALCATEL Bell

Network System Labs, in Charleroi (Belgium) as an RF designer engineer and was involved in the development of the Cablephone RF front end and its integration in Hybrid-Fiber-Coax telecommunication networks. Since 1997, he is working within STMicroelectronics, in the Technology Design Platform department Crolles. His interests are in the development and optimization of RF&Photonics platforms for applications in BiCMOS and CMOS advanced technologies.



Guillaume Ducournau is with the Institute of Electronics. Microelectronics and Nanotechnology (IEMN), UMR-CNRS 8520, University of Lille, Villeneuve d'Ascq, France, since 2007. He is the Leader of the THz wireless communications activity with IEMN using optoelectronic THz photomixers, electronic receivers, THz instrumentation, and

millimeter-wave (mm-wave) characterization. He worked on several European projects: STREP ROOTHz 2010-2013, THOR H2020, and now on GRAPH-X as well as in TIMES (6G SNS) as well as the Marie-Curie TERAOPTICS network. At national level he was the Coordinator of the COM'TONIQ Project from 2014 to 2017 funded by ANR (INFRA 2013) dedicated to THz communications in the 300-GHz band, the ANR/DFG TERASONIC Project for the use of THz photonics technologies and electrical solid-state technologies for THz communications, SPATIOTERA for spatially-distributed photomixers. He received the 2020 ISAP BEST PAPER award. He is involved in national France 2030 programs gathering several French laboratories under the 'PEPR' programs supported by the ANR (Agence Nationale de la Recherche). In this framework, the FUNTERA project (6 partners) is investigating THz converters, while the SYSTERA project (12 partners) is dedicated to beyond 90 GHz systems for future networks. He also participate to the ST-IEMN common laboratory, and more specifically involved in the mm-wave technologies characterization part. He has authored or coauthored more than 180 publications in peer-reviewed international journals or peer-reviewed conferences proceedings and holds 1 patent.



Christophe Gaquière received the Ph.D. degree in electronic from the University of Lille, Lille, France, in 1995. He was responsible for the microwave characterization part of the common laboratory between Thales TRT and IEMN, University Lille I, Villeneuve d'Ascq, France, focused on wide bandgap semiconductors

(GaN, SiC, and diamond) from 2003 to 2007. He is in charge of the silicon millimeter-wave advanced technologies part of the common lab between STMicroelectronics, Crolles, France, and IEMN. He created the company MC2-technolgies. He is currently a Full Professor with Polytech'Lille, University of Lille, Lille, France, and carries out his research activity at the Institut d'Electronique de Microélectronique et de Nanotechnology (IEMN). His research topics concern design, fabrication, characterization, and modeling of HEMTs and heterojunction bipolar transistor (HBT) devices. He works on GaAs, InP, and metamorphic HEMTs, and he is involved in GaN activities. He has authored or coauthored over 150 publications and 300 communications. His current research interests include microwave characterizations (small and large signal between 1 and 500 GHz) in order to correlate the microwave performances with the technological and topology parameters. Today, his activities mainly concern the investigation of 2-D electronic plasmons and Gunn-like effects for terahertz solid-state GaN-based detectors and emitters (HEMT and SSD), AlGaN/GaN nanowires for microwave applications, and MEMS activities based also on GaN. Dr. Gaquière served on the TPC of several European conferences



**Emmanuel Dubois** graduated as an engineer from the Institut Supérieur d'Electronique et du Numérique (ISEN), Lille, France, in 1985 and the Ph. D. degree from the University of Lille in 1990. He was the recipient of the IBM award for high performance computing in 1990. In 1992, he was a visiting scientist at the IBM T.J. Watson Research Centre, Yorktown Heights, working on characterization

and simulation of submicron SOI-MOSFETs. In 1993, he joined the Institut d'Electronique de Microélectronique et de Nanotechnologie (IEMN UMR 8520) where he is currently Director of Research at the Centre National de la Recherche Scientifique, CNRS. He was coordinator of three European Projects focused on Schottky source-drain MOS technologies FP5-IST-SODAMOS, (FP4-IST-QUEST, FP6-IST-METAMOS) and was involved as workpackage/task leader in a series of European projects devoted to ultimate MOS architectures (FP5 SASEM, FP6 SiNANO NoE, FP7 NANOSIL NoE, FP6 NANOCMOS IP, FP6 PULLNANO IP). From 2005 to 2016, he was on the Technical Program Committee of ESSDERC and was TPC member of the VSLI Symposium on Technology (2018-2019-2020). Until 2017, he participated to the nanoelectronics committee of the French Observatory on Micro and Nano Technologies (OMNT). He is currently heading the STMicroelectronics-IEMN Joint Laboratory and coordinates the PIA-EQUIPEX project LEAF on advanced laser-based microfabrication for System Moore integration. His research interests cover advanced source/drain CMOS technology, RF and mmW CMOS/BiCMOS, nonconventional thermal energy harvesting, laser micromachining and functional packaging of compact RF/mmW/photonics subsystems.