# A new Method for Designing Robust Low Noise Amplifier 

Pinault Bastien, Jean-Guy Tartarin, Damien Saugnon, Leblanc Rémy

## - To cite this version:

Pinault Bastien, Jean-Guy Tartarin, Damien Saugnon, Leblanc Rémy. A new Method for Designing Robust Low Noise Amplifier. Space Microwave Week 2023, European Space Agency (ESA), May 2023, Noordwijk, Netherlands. hal-04142799

HAL Id: hal-04142799

## https://hal.science/hal-04142799

Submitted on 27 Jun 2023

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. publics ou privés.

Distributed under a Creative Commons Attribution 4.0 International License

# A new Method for Designing Robust Low Noise Amplifier 

PINAULT Bastien ${ }^{(1)(2)}$, TARTARIN Jean-Guy ${ }^{(1)(2)}$, SAUGNON Damien ${ }^{(1)}$, LEBLANC Rémy ${ }^{(3)}$<br>${ }^{(1)}$ Laboratoire d'analyse et d'architecture des systèmes - LAAS-CNRS<br>7 Av. du Colonel Roche, 31400 Toulouse, Occitanie, FRANCE<br>bpinault@laas.fr, tartarin@laas.fr, dsaugnon@laas.fr<br>${ }^{(2)}$ University of Toulouse<br>118 Rte de Narbonne, 31062 Toulouse, Occitanie, France<br>${ }^{(3)}$ OMMIC<br>2 Rue du Moulin, 94450 Limeil-Brévannes, Île-de-France, France<br>r.leblanc@ommic.com


#### Abstract

In this paper, we introduce a novel approach for the design of robust low-noise amplifiers (LNAs) using wide-bandgap GaN MMIC technology. The objective of this work is to compare two robust LNA design strategies. While a method already mentioned in the literature reaches high linearity performance levels by making use of highly sized device at the price of noise figure (NF) degradation, this work proposes an alternative design option which allows to switch in a reversive way from optimum NF performance to optimum power compression point, by suitably changing the quiescent point of the transistor. This second strategy of design implies beforehand an adequate selection of the transistor's sizing taking into account its capacity to be matched at its input and at its output whatever the biasing condition. Thus, a comparison is performed for the two different LNA design strategies, results are presented and discussed. It is proven that the proposed reconfigurable LNA achieves the best NF results under nominal biasing conditions, while it can be DCvoltage tuned to improve its linearity close to that of the highly sized transistor LNA: this operating mode allows the receiver to operate under electromagnetic aggression conditions. The new proposed LNA achieves an average noise figure of 1.05 dB for a small signal gain higher than 10 dB over the X -Band, and with an input compression point ( $\mathrm{IP}_{1 \mathrm{~dB}}$ ) that can increase by 10 dB between the two quiescent point, up to $\mathrm{IP}_{1 \mathrm{~dB}}$ of 14 dBm ( $\mathrm{IP}_{1 \mathrm{~dB}}$ of 19 dBm is achieved for the nontunable design, with a NF 0.2 dB higher than our design).


Keywords-Low-noise amplifier, LNA, Gallium Nitride, HEMTs, Linearity, Circuit Topology, Reconfigurable, MMICs.

## I - INTRODUCTION

GaN HEMT active devices offer higher linear performance and robustness than their GaAs or SiGe counterparts. With power density 6 to 10 times higher, their use to design RF power amplifiers (PAs) has been widely democratized. Additionally, it has been proven that GaN-based semiconductors can provide interesting high-frequency noise properties. The combination of these two features makes these technologies excellent candidates for robust low noise applications. The combination of these properties makes GaN technologies a natural choice for military or altimetry systems that require high RF input levels while ensuring optimal detectivity. GaN-based receivers are advantageous for their ability to withstand high jamming powers without being degraded or destroyed [1]. It is then possible to partially or totally dispense with the protection devices placed before the LNA [2]. This improves the overall receiver block complexity (SWaP), as well as the overall NF (noise factor equals losses for passive protection systems). In order to build a robust LNA, one strategy is to oversize the transistor: this means larger physical sizing and/or electrical biasing of the transistor than that used for optimum low noise conditions [3]. In this way, non-linear performance is improved at the expense of the four noise parameters. We propose a new method which, by changing the quiescent point of the transistor, allows reconciling the low noise properties of GaN HEMT while exploiting to the maximum the linearity performances of a design. This paper presents a comparative study on the two different strategies for the design of robust GaN LNAs: our reconfigurable design $\left(\mathrm{LNA}_{\# 1}\right)$ and the classical approach with a larger sized transistor ( $\mathrm{LNA}_{* 2}$ ). The measurements on single stage designs are presented for a fair comparison between each of these options, even if multi-stage LNAs have been designed and measured [4]. In the literature, other methods aiming at implementing robust LNAs are also proposed, each offering different advantages depending on the targeted application [5] [6] [7] [8].
The first part of this article will be devoted to the choice of the most suitable active element relative to our repolarization strategy. The second part will focus on the precautions taken at the design circuit layout level. Finally, the last part will detail the simulations and measurements specific to each design, with a discussion on the two design strategies.


Fig. 1 : Device biasing and sizing selection for Low Noise or high compression IP1dB purposes (NFmin versus IP1dB @ 10 GHz ). Sizing is for number of gate fingers and gate individual width respectively ranging between $[2 ; 4 ; 6 ; 8]$ and $[20 \mu \mathrm{~m}$ to $100 \mu \mathrm{~m}$ by step of $20 \mu \mathrm{~m}]$, while biasing on $\mathrm{V}_{\mathrm{GS}}$ and $\mathrm{V}_{\mathrm{DS}}$ respectively range between [-1,7 V to 0 V by step of 0.2 V ] and $[3 \mathrm{~V} ; 5 \mathrm{~V} ; 8 \mathrm{~V} ; 12 \mathrm{~V} ; 20 \mathrm{~V}]$.

The number of random sizing/ DC biasing combinations is 1000.
The GaN technology selected for this comparative study on LNAs is the OMMIC D01GH process on silicon substrate. It provides HEMT devices with a transition frequency of 110 GHz , high breakdown voltage of 36 V , and a good power density of $4 \mathrm{~W} / \mathrm{mm}$. This process is suitable for RF High Power Amplifier (HPA), robust LNA and Transceiver modules.

## II - SIZING OF THE ACTIVE ELEMENT

In a conventional LNA design, the optimization of the first stage is realized based on the four noise parameters (minimum achievable noise figure $\mathrm{NF}_{\min }$, equivalent noise resistance $\mathrm{R}_{\mathrm{n}}$ and complex optimum noise reflexion coefficient $\Gamma_{\text {opt }}$ ) and on the small signal parameters [S] criteria to respect the technical specifications imposed by the FRIIS formula [9] in the reception system under study. The transistor sizing (number of gate fingers and gate length for a High Electron Mobility Transistors, HEMT) and its static biasing ( $\mathrm{V}_{\mathrm{GS}} ; \mathrm{V}_{\mathrm{DS}}$ ) are then selected according to these aspects. Linearity of the receiver is then imposed by this selection. In Fig. 1, the input compression point $I P_{1 d B}$ is plotted versus the minimum noise figure $\mathrm{NF}_{\text {min }}$ at the center frequency of 10 GHz . This mapping of the HEMT is developed for various sizing (number of gate fingers, gate individual length) and different biasing ( $\mathrm{V}_{\mathrm{GS}}$ and $\mathrm{V}_{\mathrm{DS}}$ ). The objective is to appreciate the possibility to get simultaneously low $\mathrm{NF}_{\min }$ and high $\mathrm{IP}_{1 \mathrm{~dB}}$ in a first intention (even if these two parameters are not the only one to be considered for the design of an LNA). Four different transistors are reported in Fig. 1 as a possible illustration of these main trade-offs to operate for selecting the HEMT providing the appropriate value pairs ( $\mathrm{NF}_{\mathrm{min}}, \mathrm{IP}_{1 \mathrm{~dB}}$ ) (one small, two medium and one large size devices). Of course, second order criteria such as the small signal gain, the noise or smallsignal reflection coefficient magnitudes, the equivalent noise resistor are used to refine the active device selection. Three main areas are evidenced. It is admitted that all LNAs can be biased at several quiescent points more or less close to each other; the objective of our design strategy is to take maximum advantage of the elasticity of the electrical noise and power linearity performance of a component. The objective is therefore to make a judicious choice on the dimension of the component, which allows a maximum variation of the 1 dB compression point $\left(\mathrm{P}_{1 \mathrm{~dB}}\right)$ of the device while keeping stable matching parameters $\left(\mathrm{S}_{11} \& \mathrm{~S}_{22}\right)$ as well as the small-signal gain $\left(\mathrm{S}_{21}\right)$.
-The area labelled as zone I is not eligible for this study: indeed, to have the best NFmin performance, the associated DC biases are around 3 V and 5 V and -0.9 V and -0.7 V . However, as we can see on Fig. 1.a, to increase the $\mathrm{P}_{1 \mathrm{~dB}}$ of the transistor, it is imperative to increase the drain voltage while keeping a stable gate voltage in order to place the component in a zone of higher linearity. It is then complicated, if not impossible, to increase the drain voltage without strongly changing the $\mathrm{S}_{22}$ parameter ( $4-6 \mathrm{~dB}$ worse). On top of that, even if $\mathrm{NF}_{\text {min }}$ is the best for this technology, the sizing and biasing of the transistor also increases the space between $\Gamma_{\text {opt }}$ and the conjugate of $\mathrm{S}_{11}$ for matching conditions, and that can be sensed through an increase of $\Delta \mathrm{NF}$ (defined as $\Delta \mathrm{NF}=\mathrm{NF}_{50 \Omega}-\mathrm{NF}_{\text {min }}$ ). The design effort of the input matching


Fig. 2 : Static characteristics $\left[\mathrm{I}_{\mathrm{DS}}\left(\mathrm{V}_{\mathrm{DS}}\right)\right]$ for three transistor dimensions $(4 * 50 \mu \mathrm{~m}, 6 * 40 \mu \mathrm{~m} \& 8 * 50 \mu \mathrm{~m})$. Each quiescent point appears with NFmin and associated P1dB. The areas of maximum DC power dissipation are shown in gray.
network (IMN) tends to degrade the noise performance and offers, in fine, a $\mathrm{NF}_{50 \Omega}$ of equivalent level to a slightly larger sized transistor.
In order to avoid the deterioration of the output matching when the drain voltage increases, the only solution is also to open the channel of the transistor. Thus, the coherence on the $\mathrm{V}_{\mathrm{GS}} / \mathrm{V}_{\mathrm{DS}}$ couple is a needed prerogative to keep the matching parameters relatively stable.
-Zone II is related to transistors exhibiting a low $\mathrm{NF}_{\text {min }}$, and a high $\mathrm{IP}_{1 \mathrm{~dB}}$ near the inflection between the lownoise and high- linearity sections in Fig. 1. The lower trend zone (red dotted section) represents the most interesting features for our reconfigurable strategy $\left(\mathrm{LNA}_{\# 1}\right)$ because it allows to have the best final $\mathrm{NF}_{50 \Omega}$, while the upper trend zone (blue dashed section) is more suitable for obtaining a highly linear device (LNA\#2). The larger transistors, although advantageous from the point of view of their linear performance, are not eligible to further increase their compression point because they are located at the edge of what the technology can offer in terms of recommended maximum output power. Moreover, these components ( $8 * 50 \mu \mathrm{~m}$ or equivalent gate dimension) are located in an area with degraded noise parameters, so their size does not allow to guarantee a gain as high as for a transistor of smaller size $(6 * 40 \mu \mathrm{~m}$ or equivalent).
-In zone III, the increase on $\mathrm{NF}_{\text {min }}$ for a poor benefit on $\mathrm{IP}_{1 \mathrm{~dB}}$ will prevent the selection of these HEMT biasing and sizing solutions for the design of an LNA. Moreover, as the size of the component increases, the gain also tends to decrease.
Fig. 2 reports the static output characteristics for specifically selected HEMT sizing and biasing, also with the $50 \Omega$ load line and safe operating area (SOA) set at $4 \mathrm{~W} / \mathrm{mm}$ static power per mm of overall gate width [10]. As we can see on Fig. 2.b, the transistor whose dimensions are optimal for a low noise application $(6 * 40 \mu \mathrm{~m})$ can also achieve the same high $\mathrm{IP}_{1 \mathrm{~dB}}$ as what a larger transistor can propose. This is done at the expense of the noise figure degradation, which increases significantly while moving the DC gate/drain quiescent point of this selected. The incursion of the quiescent point in the area of maximum continuous power dissipation ( $\mathrm{P}_{\mathrm{DC}}=4 \mathrm{~W} / \mathrm{mm}$ ) is acceptable thanks to the RF power considered at the input of the device. Indeed, by taking into consideration the compression point at the input of the device and its gain, it is possible to deduce the RF power evacuated by the device. This RF power comes to reduce the thermal stress caused by the DC bias applied to the transistor. In view of the high RF levels involved at the input of robust GaN LNAs, the considerations usually reserved for power amplifiers (PAs) are applicable here [11].
In consideration of the compromise on NF and $\mathrm{IP}_{1 \mathrm{~dB}}$, and taking into account the maximum achievable power considerations, the $6 * 40 \mu \mathrm{~m}$ transistor is therefore selected for our voltage-reconfigurable design (LNA ${ }_{* 1}$ ), while the $8 * 50 \mu \mathrm{~m}$ device is selected to realize a classic robust LNA (LNA\#2) for comparison.


Fig. 3 : Layout of the two LNAs considered for the study: (a) LNA\#1 with the $6 * 40 \mu \mathrm{~m}$ transistor, (b) LNA\#2 with the $8 * 50 \mu \mathrm{~m}$ transistor.


Fig. 4 : Simulated and measured S-parameters of $\mathrm{LNA}_{\# 1}$ [in its low noise configuration ( $\mathrm{V}_{\mathrm{DS}}=5 \mathrm{~V} / \mathrm{V}_{\mathrm{GS}}=-1 \mathrm{~V}$ ), in $\mathbf{E M}$ aggression mode $\left.\left(\mathbf{V}_{\mathbf{D S}}=\mathbf{1 2 V} / \mathbf{V}_{\mathrm{GS}}=-\mathbf{0 . 6} \mathrm{V}\right)\right]$ and of $\mathrm{LNA}_{* 2}\left(\mathrm{~V}_{\mathrm{DS}}=12 \mathrm{~V} / \mathrm{V}_{\mathrm{GS}}=-1.25 \mathrm{~V}\right)$

## III - LAYOUT OF THE LNAS

Once the active components are selected, input (IMN) and output (OMN) matching network are implemented.
In the case of the two layouts implemented on Fig. 3, the goal is to get two realizations with the lowest possible noise; the inductive feedback on the gate access is mandatory to bring the optimum noise reflection coefficient $S_{\text {opt }}$ closer to the conjugate of $\mathrm{S}_{11}$. Concerning the classical robust LNA $(8 * 50 \mu \mathrm{~m})$ this feedback appears as a critical element. Indeed, if the noise matching effort seems to require significant feedback, the latter has the effect of reducing the gain. Consequently, the small signal gain is all the lower as the size of the transistor is high. A compromise is made to ensure a minimum gain of 7.5 dB at 12 GHz . Beyond that, a series inductor and a decoupling system mixing capacitance and resistance are added to guarantee the stability at medium frequency. The decrease in gain caused during the design steps of the final layout has the effect of increasing $\mathrm{IP}_{1 \mathrm{~dB}}$ by 4 dB .
Concerning our voltage reconfigurable LNA ${ }_{\# 1}$ strategy, the feedback appears to be a less critical parameter due to the higher gain of the transistor $(6 * 40 \mu \mathrm{~m})$ in X band. The IMN and OMN are implemented by checking the stability of the small signal gain as well as the matching parameters stability versus the two quiescent points with the objective of ensuring maximum elasticity of the linearity performances $\left(\Delta \mathrm{P}_{1 \mathrm{~dB}}\right)$. As for the classical robust design $\mathrm{LNA}_{\# 2}$, the decrease of the gain will increase the $\mathrm{IP}_{1 \mathrm{~dB}}$. Considering the RF power levels at the input and output of the device and the limit of the power dissipated by the technology, it is thus possible to bias the device at $\mathrm{V}_{\mathrm{DS}}=12 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{GS}}=-0.6 \mathrm{~V}$. The $\Delta \mathrm{P}_{1 d \mathrm{~B}}$ increases to reach 8 dB of elasticity over its compression point, the $\mathrm{P}_{1 \mathrm{~dB}}$ going from 12 dBm under low noise bias, to 20 dBm under aggression mode bias.

## IV - SIMULATIONS AND RESULTS

LNA $A_{\# 1}$ will be presented in red for its low noise configuration and black for its DC biasing in EM aggression mode. The classical robust LNA, also noted LNA\#2, is presented in blue.
Before presenting the noise and nonlinear performances of the amplifiers, it is important to validate the S -parameters according to the chosen quiescent points. As can be seen on Fig. 4, the S-parameters for the two LNAs present measurements in good agreement with simulations. The measured small-signal gain is 0.5 dB higher than the simulation, but remains constant while switching between the two quiescent points for LNA\#1. Matching parameters are slightly degraded compared to the simulations, but they still show similar trends. Despite a degradation of $\mathrm{S}_{22}$ in the order of 2 dB , the return losses for LNA $_{\# 1}$ are better than 9 dB . Concerning $\mathrm{LNA}_{\# 2}$, its return losses are better than 11 dB for a gain varying between 11.5 dB and 8 dB in X -band. Concerning the non-linear characteristics of the devices, we observe $\mathrm{IP}_{1 \mathrm{~dB}}$ worse than those expected in simulation. This degradation of this figure of merit is explained by the increase in gain


Fig. 5 : Simulated and measured gain vs. RF power at LNAs input for $\mathrm{LNA}_{\# 1}$ [in its low noise configuration $\left(\mathrm{V}_{\mathrm{DS}}=5 \mathrm{~V} /\right.$ $\left.\mathrm{V}_{\mathrm{GS}}=-1 \mathrm{~V}\right)$, in $\mathbf{E M}$ aggression mode $\left.\left(\mathbf{V}_{\mathrm{DS}}=\mathbf{1 2 V} / \mathbf{V}_{\mathbf{G S}}=-\mathbf{0 . 6 V}\right)\right]$ and for $\mathrm{LNA}_{\# 2}\left(\mathrm{~V}_{\mathrm{DS}}=12 \mathrm{~V} / \mathrm{V}_{\mathrm{GS}}=-1.25 \mathrm{~V}\right)$


Fig. 6 : Simulated and measured X-band noise figure for $\mathrm{LNA}_{\# 1}$ [in its low noise configuration ( $\mathrm{V}_{\mathrm{DS}}=5 \mathrm{~V} / \mathrm{V}_{\mathrm{GS}}=-1 \mathrm{~V}$ ), in EM aggression mode ( $\left.\left.\mathbf{V}_{\mathrm{DS}}=\mathbf{1 2 V} / \mathrm{V}_{\mathrm{GS}}=\mathbf{- 0 . 6 V}\right)\right]$ and for $\mathrm{LNA}_{* 2}\left(\mathrm{~V}_{\mathrm{DS}}=12 \mathrm{~V} / \mathrm{V}_{\mathrm{GS}}=-1.25 \mathrm{~V}\right)$
between simulation and measurement. For $\mathrm{LNA}_{\# 1}$, the observed differences between measurement and simulation can be explained by the fact that for a voltage couple of $\mathrm{V}_{\mathrm{DS}}=12 \mathrm{~V} \& \mathrm{~V}_{\mathrm{GS}}=-0.6 \mathrm{~V}$, the associated drain current is simulated at 140 mA , whereas a value of $\mathrm{I}_{\mathrm{Ds}}=73 \mathrm{~mA}$ is measured in practice. This offset of the quiescent point when opening the channel does not take advantage of the theoretical maximum excursion along the $50 \Omega$ load line, which allows maximizing $\mathrm{IP}_{1 \mathrm{~dB}}$. Moreover, one cannot benefit from the increase in gain due to the improvement in power that one observes on the simulated plot of Fig. 5. Despite this, the LNA $A_{\# 1}$ present a $\Delta \mathrm{P}_{1 \mathrm{~dB}}$ variation of 10 dB , which is consistent with the simulations. The classic robust LNA that does not need to operate at high drain current ( $\mathrm{I}_{\mathrm{DS}}=48 \mathrm{~mA}$ ) achieves a $\mathrm{IP}_{1 \mathrm{~dB}}$ of 20 dBm . This represents almost the limit of what the technology can provide in terms of linear output power for a single stage architecture.
Noise figure measurements were performed with the PNA-X N5244B from Keysight, using the accurate low NF measurement option 029. A fair correlation is found between simulations and measurements, with a difference between 0.1 dB and 0.3 dB . Regarding the noise performance, Fig. 6 shows that the average noise figure of the $\mathrm{LNA}_{\# 1}$ under low noise configuration is as low as 1.05 dB , while the $\mathrm{LNA}_{\# 2}$ features a reasonable average noise figure of 1.2 dB over the X band. When biased under EM aggression mode, the NF50 of the LNA $\# 1$ increases by 0.5 dB .

## CONCLUSION

In this paper, a new strategy for designing robust GaN LNA is proposed. By an appropriate selection of the sizing and biasing of the device, it makes it possible to alternately manage an optimal noise figure and a high linearity at the input of the designed amplifier. The proposed voltage reconfigurable LNA has an average noise figure of 1.05 dB over the Xband. Its $\mathrm{IP}_{1 \mathrm{~dB}}$ is scalable and has an elasticity of 10 dB . This study on single-stage LNAs demonstrates the opportunity offered by this original strategy of reconfigurable LNA, as an alternative to robust LNA (or to the combination of a device protection prior to the LNA) as needed when the receiver operates under RF jamming aggressions. Indeed, with a lower noise figure and a better gain than that of $\mathrm{LNA}_{\# 2}, \mathrm{LNA}_{\# 1}$ stands as a good candidate for implementation in a multistage architecture, and even more so in a global reception chain: a two-stage version of the LNA using the proposed strategy of switchable biasing have been successfully implemented. The final objective of this work is to design a voltage reconfigurable system that can switch from a nominal low noise mode to an "EM aggression" protection mode. The design roadmap is to keep the system operating in a linear configuration, to still allow the detectivity of the desired signals. This design method is not limited to the X -band as proposed; indeed, a larger variety of selection in the adjustment parameters is obtained for lower frequencies. In contrast, the design paradigms on the transistor size/bias selection tend to tighten as frequency increases.

Acknowledgement: The authors would like to thank the Occitanie region and the LAAS-CNRS PROOF platform for supporting this study.

## REFERENCES

[1] J. C. D. Jaeger, S. L. Delage, et G. Dambrine, « Noise assessment of AlGaN/GaN HEMTs on Si or SiC substrates: application to X-band low noise amplifiers », p. 4.
[2] S. Masuda et al., « GaN single-chip transceiver frontend MMIC for X-band applications », in 2012 IEEE/MTT-S International Microwave Symposium Digest, Montreal, QC, Canada, juin 2012, p. 1-3. doi: 10.1109/MWSYM.2012.6259470.
[3] C. Andrei, R. Doerner, O. Bengtsson, S. A. Chevtchenko, W. Heinrich, et M. Rudolph, « Highly linear X-band GaNbased low-noise amplifier», in 2012 International Symposium on Signals, Systems, and Electronics (ISSSE), Potsdam, Germany, oct. 2012, p. 1-4. doi: 10.1109/ISSSE.2012.6374314.
[4] B. Pinault, J.-G. Tartarin, D. Saugnon, et R. Leblanc, « A Reconfigurable Highly Linear and Robust X-Band GaN LNA », unpublished.
[5] U. Schmid, R. Reber, P. Schuh, et M. Oppermann, «Robust wideband LNA designs », in 2014 9th European Microwave Integrated Circuit Conference, Rome, Italy, oct. 2014, p. 186-189. doi: 10.1109/EuMIC.2014.6997823.
[6] M. Micovic et al., «Robust Broadband (4 GHz - 16 GHz ) GaN MMIC LNA», in 2007 IEEE Compound Semiconductor Integrated Circuits Symposium, Portland, OR, USA, oct. 2007, p. 1-4. doi: 10.1109/CSICS07.2007.54.
[7] K. W. Kobayashi, V. Kumar, C. Campbell, S. Chen, Y. Cao, et J. Jimenez, « Robust-5W Reconfigurable S/X-band GaN LNA using a 90nm T-gate GaN HEMT Technology », in 2020 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCICTS), Monterey, CA, USA, nov. 2020, p. 1-4. doi: 10.1109/BCICTS48439.2020.9392933.
[8] E. Kaule, C. Andrei, S. Gerlich, R. Doerner, et M. Rudolph, «Limiting the Output Power of Rugged GaN LNAs », p. 3.
[9] H. T. Friis, « Noise Figures of Radio Receivers », Proceedings of the IRE, vol. 32, n ${ }^{\circ} 7$, p. 419-422, juill. 1944, doi: 10.1109/JRPROC.1944.232049.
[10] L. Hanning, J. Bremer, M. Strom, N. Billstrom, T. Eriksson, et M. Thorsell, « Optimizing the Signal-to-Noise and Distortion Ratio of a GaN LNA using Dynamic Bias », in 2018 91st ARFTG Microwave Measurement Conference (ARFTG), Philadelphia, PA, juin 2018, p. 1-4. doi: 10.1109/ARFTG.2018.8423836.
[11] J. Moron, R. Leblanc, F. Lecourt, et P. Frijlink, «12W, $30 \%$ PAE, 40 GHz power amplifier MMIC using a commercially available GaN/Si process», in 2018 IEEE/MTT-S International Microwave Symposium - IMS, Philadelphia, PA, juin 2018, p. 1457-1460. doi: 10.1109/MWSYM.2018.8439689.

