

## Field and Thermal Emission Limited Charge Injection in Au-C60-Graphene van der Waals Vertical Heterostructures for Organic Electronics

Jacopo Oswald, Davide Beretta, Michael Stiefel, Roman Furrer, Sebastian Lohde, Dominique Vuillaume, Michael Calame

### ▶ To cite this version:

Jacopo Oswald, Davide Beretta, Michael Stiefel, Roman Furrer, Sebastian Lohde, et al.. Field and Thermal Emission Limited Charge Injection in Au–C60–Graphene van der Waals Vertical Heterostructures for Organic Electronics. ACS Applied Nano Materials, 2023, 10.1021/acsanm.3c01090. hal-04105099

HAL Id: hal-04105099

https://hal.science/hal-04105099

Submitted on 24 May 2023

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.





www.acsanm.org Article

# Field and Thermal Emission Limited Charge Injection in Au-C60-Graphene van der Waals Vertical Heterostructures for Organic Electronics

Jacopo Oswald, Davide Beretta,\* Michael Stiefel, Roman Furrer, Sebastian Lohde, Dominique Vuillaume, and Michel Calame\*



Cite This: https://doi.org/10.1021/acsanm.3c01090



**ACCESS** I

III Metrics & More

Article Recommendations

Supporting Information

ABSTRACT: Among the family of 2D materials, graphene is the ideal candidate as top or interlayer electrode for hybrid van der Waals heterostructures made of organic thin films and 2D materials due to its high conductivity and mobility and its inherent ability of forming neat interfaces without diffusing in the adjacent organic layer. Understanding the charge injection mechanism at graphene/organic semiconductor interfaces is therefore crucial to develop organic electronic devices. In particular, Gr/C60 interfaces are promising building blocks for future n-type vertical organic transistors exploiting graphene as tunneling base electrode in a two back-to-back Gr/C60 Schottky diode configuration. This work delves into the charge transport mechanism across Au/C60/Gr vertical heterostructures fabricated on Si/SiO<sub>2</sub> using a combination



of techniques commonly used in the semiconductor industry, where a resist-free CVD graphene layer functions as a top electrode. Temperature-dependent electrical measurements show that the transport mechanism is injection limited and occurs via Fowler–Nordheim tunneling at low temperature, while it is dominated by a nonideal thermionic emission at room and high temperatures, with energy barriers at room temperature of ca. 0.58 and 0.65 eV at the Gr/C60 and Au/C60 interfaces, respectively. Impedance spectroscopy confirms that the organic semiconductor is depleted, and the energy band diagram results in two electron blocking interfaces. The resulting rectifying nature of the Gr/C60 interface could be exploited in organic hot electron transistors and vertical organic permeable-base transistors.

KEYWORDS: organic, semiconductor, graphene, interface, transport, vertical, van der Waals, C60

#### ■ INTRODUCTION

Graphene is the ideal candidate as top or interlayer electrode for hybrid van der Waals heterostructures made of organic thin films and 2D materials due to its high conductivity and mobility and its inherent ability of forming neat interfaces without diffusing in the adjacent organic layer, in contrast to commonly used metal electrodes. Graphene-organic hybrid devices have been widely explored<sup>2</sup> for their potential use in various applications, including organic light-emitting diodes,<sup>3,4</sup> organic photovoltaics, 5,6 and vertical organic transistors. 7-12 Nevertheless, new techniques and large-area fabrication methods still need to be developed for effectively incorporating graphene as a top and/or interlayer electrode in hybrid organic devices. In fact, graphene is typically implemented as a gateable bottom electrode into barristors. 7-12 However, more complex multilayer architectures could exploit the unique properties of graphene, i.e., optical transparency, 13 flexibility, 14 and the ability to conform to three-dimensional and/or rough surfaces. 15 For instance, graphene could be implemented as

the base electrode in organic hot electron transistors, where ultrathin organic layers are required, or replace the metallic base electrode in vertical organic permeable-base transistors. <sup>16,17</sup> This would enable flexible vertical organic transistors operating at high frequencies <sup>18</sup> that are suitable for applications such as wearable electronics with communication functions, or RF tags. Flexible vertical transistors could also be vertically integrated in OLEDs, <sup>16</sup> enabling high-resolution organic displays with enhanced contrast. Within this framework, understanding the charge transport mechanisms occurring at the interface between graphene and organic

Received: March 15, 2023 Accepted: May 8, 2023





Figure 1. (a) 3D schematic of the Au/C60/Gr vertical heterostructure (not to scale). Adapted from ref 21. (b) AFM height image and profile of a representative 10  $\mu$ m device. (c) Cross-section SEM image of the Au/C60/Gr heterostructure cut at the center of the graphene top electrode, parallel to the AFM profile shown in (b). (d) Raman spectra taken at different locations of the device, marked by colored crosses in (b). The vertical lines with different colors refer to the characteristic Raman peaks of Si, Gr, and C60.

semiconductors (OSC) is crucial for the development of new graphene-based optoelectronic devices. <sup>2,19,20</sup>

The fabrication techniques presented in this work are similar to what previously reported for vertical VdW heterostructures made of the p-type polymer P3HT and CVD grown graphene.21 In this case, however, the graphene sheet is transferred on top of a thermally evaporated thin film of small molecules, i.e., the n-type organic semiconductor C60, and subsequently patterned into the top electrode. The fabrication processes combines techniques commonly used in the semiconductor industry, and therefore it can be upscaled to wafer level. The charge injection mechanisms at the interfaces, i.e., Gr/C60 and Au/C60, are investigated by temperaturedependent I-V measurements and impedance spectroscopy. The current-voltage characteristic is modeled by the double Schottky barrier (DSB) model at room and high temperature (above 300 K) and by Fowler-Nordheim (FN) tunneling at low temperature (below 100 K). The energy barrier height at the Gr/C60 and Au/C60 interfaces is extracted from the DSB and from the FN tunneling models, while the static dielectric constant of C60 is determined by impedance spectroscopy. The study concludes with the energy band diagram of the heterostructure explaining the charge injection at the two interfaces.

#### ■ RESULTS AND DISCUSSION

This study was performed on one chip that includes two distinct groups of devices: (i) 119 Au/C60/Gr Vertical Stacks, with diameters spanning from 5 to 50  $\mu$ m and C60 film thickness of 80 nm, and (ii) 34 Graphene Bridges to

characterize the in-plane resistance of graphene after transfer on C60. Figure 1a shows the 3D schematic of the Au/C60/Gr Vertical Stack, fabricated following the protocol reported in the Experimental Methods and in the Supporting Information, together with the electrical scheme implemented for the measurements, while the schematic of the Graphene Bridge and the corresponding electrical scheme are shown in the Supporting Information (Figure S1). Figure 1b shows the AFM height image and height profile of a representative Vertical Stack having a diameter of 10  $\mu$ m. From the AFM height image one can extract the actual diameter of the graphene electrode (i.e.,  $10 \mu m$ ), while the height profile shows the thickness of the bottom electrodes (35 nm) and of C60 (80 nm). Refer to the Supporting Information for the AFM height image of a representative Graphene Bridge device (Figure S1). Figure 1c shows a cross section of the Au/C60/ Gr stack, where the four visible layers are Si (525  $\mu$ m), SiO<sub>2</sub> (335 nm), Ti/Au (5 nm/30 nm), and C60 (80 nm). The resolution of the instrument does not allow to observe the graphene electrode on top of the stack. Figure 1d shows the Raman spectra taken at different locations of the device, marked by colored crosses in Figure 1b. The Raman spectrum of CVD graphene (SiO<sub>2</sub>/Gr) shows the characteristic G (1582) cm<sup>-1</sup>) and 2D (2674 cm<sup>-1</sup>) peaks, as well as the D (1340  $\mbox{cm}^{-1})$  peak, with a weak amplitude, possibly resulting from fabrication-induced defects. The C60 film (SiO<sub>2</sub>/C60), the C60 film covered by graphene (SiO<sub>2</sub>/C60/Gr), and the full stack (SiO<sub>2</sub>/Au/C60/Gr) Raman spectra are virtually identical and display the characteristic Raman-active vibrations of C60, 22 i.e.,  $H_g$  (1) at 264 cm<sup>-1</sup>,  $H_g$  (2) at 431 cm<sup>-1</sup>,  $A_g$  (1)



Figure 2. Electrical measurements under vacuum ( $\sim$ 10<sup>-6</sup> mbar) at room temperature (293 K). (a) Average of the current–voltage characteristics measured on five devices for each diameter: 5, 10, 15, 20, 25, 30, and 50 μm. The shaded area represents the standard deviation. The dashed red line is the average of the DSB fits on five devices per area. The figure does not display the I-V data in the range from -5 to +5 V, where the current is below the sensitivity of the instrument. The inset shows the J-Vs on the whole measurement range. (b) Distribution of  $Φ_{01,02}$  and  $n_{1,2}$  extracted from the DSB on 35 device (five devices for each diameter), associated with the Gr/C60 and Au/C60 interfaces, respectively. (c) Resistance R and capacitance C vs applied bias, extracted from the fit of the nonideal capacitor model. The dashed lines are the linear fit of R and C versus bias. (d) Scaling of R and C with device area. The inset shows the capacitance C vs the device area S. The gray dashed lines represent the capacitance  $C = \epsilon_0 \epsilon_r S/t$ , where  $\epsilon_r = 3.8$  is the deduced static dielectric constant of C60, and the resistance R, which scales as 1/S.

at 492 cm<sup>-1</sup>,  $H_g$  (3) at 709 cm<sup>-1</sup>,  $H_g$  (4) at 774 cm<sup>-1</sup>,  $H_g$  (5) at 1099 cm<sup>-1</sup>,  $H_g$  (6) at 1244 cm<sup>-1</sup>,  $A_g$  (2) at 1463 cm<sup>-1</sup>, and  $H_g$  (8) at 1568 cm<sup>-1</sup>. The typical Raman scattering of Si,<sup>23</sup> i.e., the first-order optical mode (520 cm<sup>-1</sup>) and second-order scattering band (940–980 cm<sup>-1</sup>), due to the Si substrate, is observed in all spectra. The results of the AFM, SEM, and Raman analysis show that the methods used to fabricate the vertical VdW devices are compatible with graphene and C60 and do not degrade these materials.

The effects of the environment and of the device area on the charge transport are investigated by comparing the I-Vcharacteristics measured in air and a vacuum and by studying the scaling relationship between the system resistance and capacitance and the device area, where the device resistance and capacitance are obtained from impedance measurements under vacuum. Oxygen and moisture are known to affect the electrical properties of C60 and graphene.<sup>24–29</sup> In particular, oxygen and moisture typically act as electron trap centers for C60, reducing the electrical conductivity of the film,<sup>2</sup> they typically p-dope graphene on  $SiO_2$ ,  $^{24-26}$  as shown in the Supporting Information for the Graphene Bridges devices (Figure S2 and Table S1) and as demonstrated on graphene field effect transistors (Figure S3). In order to desorb oxygen and water from C60 and from the graphene surface, and therefore ensure the consistency and reproducibility of measurements done in different systems, all measurements

are done in a vacuum after annealing (Figure S4). Figure 2a shows the average I-V traces of five devices per area measured under vacuum  $(\sim 10^{-6} \text{ mbar})$  at room temperature (293 K) after annealing for 12 h at 110 °C. For the purpose of clarity, the figure does not display the I-V data in the range from -5to +5 V, where the current is below the sensitivity of the instrument. The inset of Figure 2a shows that the J-V traces of all devices overlap and, thus, that the transport characteristic is not affected by the device area. The small variability between J-Vs is ascribed to the device inhomogeneities due to the fabrication. After annealing, the J-V characteristics become very similar, while a larger variability is observed for the J-Vtraces taken in air and shown in Figure S5. Interestingly, the stacks become less conductive in a vacuum after annealing (Figure S4), against what one would expect if the charge transport were bulk limited by C60 due to oxygen and moisture desorption. This observation suggests that the transport is not bulk-limited but injection-limited and that the oxygen and moisture have an impact on the energetics of the interfaces. All J-Vs display the same nonlinear and asymmetric S-shaped characteristic: the current initially increases slowly with increasing voltage and then rapidly increases at higher voltages; the same occurs for negative voltages, but the magnitude of the current is higher. Similar trends are typically described by various analytical models for the charge injection at the metal/semiconductor interface, i.e.,



Figure 3. (a) Temperature-dependent J-V characteristic of a representative 50  $\mu$ m device from 50 to 285 K. The inset shows the J-Vs on the whole measurement range. (b) Temperature-dependent current density of two representative devices of 5 and 50  $\mu$ m at fixed biases of  $\pm 9$  V. The inset shows the FN tunneling model fits for J-V data at 50 K. (c) Temperature-dependent I-V characteristic of a representative 50  $\mu$ m device from 300 to 380 K in steps of 10 K. The inset shows  $\Phi_{01}$ ,  $n_1$  and  $\Phi_{02}$ ,  $n_2$ , extracted from the DSB model, as a function of temperature. (d)  $\ln J/V^2$  vs 1/V plot and FN fits (dashed lines) at 50 K for a set of devices covering the whole diameter range, from 5 to 50  $\mu$ m. When V < 0, charge carriers tunnel through the energy barrier given by the Gr/C60 interface (SB<sub>1</sub>), i.e.,  $\Phi_{01}$ . On the contrary, when V > 0, charge carriers tunnel through the energy barrier given by the Au/C60 (SB<sub>2</sub>), i.e.,  $\Phi_{02}$ .

thermionic emission (TE),<sup>30</sup> the modified thermionic emission (MTE) developed for graphene/semiconductor interfaces, 31,32 direct tunneling, and Fowler-Nordheim (FN) tunneling.<sup>30</sup> However, in most cases the charge injection at the metal/OSC follows a hybrid process,33 which includes tunneling and thermionic emission<sup>34</sup> with deviations from the standard theory due to defects, surface inhomogeneity, and imagecharge barrier lowering, resulting in a bias-dependent barrier height. 30,35 This hybrid process can be described by a nonideal Schottky diode model with ideality factor  $n_1^{30}$  where the reverse current is  $I = SA^{**}T^2 \exp(-\Phi)/kT$ , and where S is the contact area, T is the absolute temperature,  $A^{**}$  is the reduced effective Richardson constant, k is the Boltzmann constant, and  $\Phi = \Phi_0 \pm (1 - 1/n)qV$  is the voltage-dependent energy barrier with nominal barrier height  $\Phi_0$  and ideality factor n and where q is the elementary charge. The model can be extended to a double barrier system, where different potential barrier heights are formed at two interfaces in series. This model is called the double Schottky barrier (DSB) model and is described by<sup>35</sup>

$$I_T = \frac{2I_{S1}I_{S2} \sinh\left(\frac{qV}{2kT}\right)}{I_{S1} \exp\left(\frac{qV}{2kT}\right) + I_{S2} \exp\left(-\frac{qV}{2kT}\right)} \tag{1}$$

With reference to the Au/C60/Gr Vertical Stacks of this work,  $I_{S1.2} = S_{1.2}A^{**}T^2 \exp(-\Phi_{1.2}/kT)$  are the reverse saturation currents, and  $\Phi_{1,2} = \Phi_{01,02} \pm (1 - 1/n_{1,2})qV$  are the voltagedependent energy barriers at the Gr/C60 and Au/C60 interfaces, respectively. In this model, the current is limited by the reverse currents. When V > 0, the Gr/C60 diode (SB<sub>1</sub>) is forward biased and the Au/C60 diode (SB<sub>2</sub>) is reversed biased. Therefore, the measured current is mostly given by the reverse current of SB<sub>2</sub>, i.e.,  $I_{S2}$ . On the contrary, when V < 0, the current is limited by  $SB_1$ , i.e.,  $I_{S1}$ . The DSB model is applied to the I-Vs in Figure 2a considering two different contact surfaces, i.e.,  $S_1 = \pi (d_1/2)^2$  for the graphene top electrode and  $S_2 = \pi (d_2/2)^2$  for the Au bottom electrode, where  $d_1$  and  $d_2$  are the diameter of the contact area and  $d_2$  is 2  $\mu$ m larger than  $d_1$ , while the reduced effective Richardson constant for both interfaces is set to  $A^{**} = 100 \text{ A m}^{-2} \text{ K}^{-1}$ . It is worth observing that  $A^{**}$  is extracted from temperaturedependent measurements, and it varies in the range  $10^1-10^3$  A

m<sup>-2</sup> K<sup>-1</sup> depending on the device and voltage (refer to Figures S6 and S7 and Table S2), as typically reported for metal/OSC interfaces. 33,36 The variation of the energy barriers extracted with different  $A^{**}$  from the aforementioned range is less than 0.1 eV (as shown in Figure S8), and it does not affect the conclusions of this work. Figure 2a shows the DSB fits (red dashed line) of the experimental data. The dashed red line is the average of the DSB fits on five devices per area (the fits of the individual traces are shown in Figure S9). Figure 2b shows the distributions of the energy barriers  $\Phi_{01,02}$  and ideality factors  $n_{1.2}$  of the Gr/C60 and Au/C60 interfaces, respectively. The normal distributions are given by  $\Phi_{01} = 0.58 \pm 0.01$  eV,  $\Phi_{02} = 0.65 \pm 0.02 \text{ eV}, n_1 = 1.033 \pm 0.002, \text{ and } n_2 = 1.036 \pm 0.002$ 0.003. The potential barrier height of the Au/C60 interface is similar to previously reported value for C60 field-effect transistors with Au electrodes.<sup>37</sup> Impedance spectroscopy reveals that the Vertical Stacks exhibit the typical nonideal capacitor characteristics. Figure 2c shows the average (on three devices per device area) resistance R and capacitance C of the Vertical Stacks obtained from impedance spectroscopy by fitting the modulus and phase with a nonideal capacitor model, i.e., an RIIC circuit. Refer to the Supporting Information for details on the fit (Figure S10). The resistance depends on the applied bias, as expected from the I-V characteristics, while the capacitance is bias-independent, therefore suggesting that the C60 is fully depleted<sup>38</sup> and that the voltage drops linearly over the whole structure. As a consequence, the electrostatic doping of graphene (i.e., Fermi energy  $E_F$  shift of graphene induced by the applied bias) predicted by the MTE<sup>32</sup> can be discarded, and the position of the  $E_F$  of the graphene electrode is determined solely by the chemical doping of graphene. It is known that C60 adsorbed on graphene typically results in pdoping.<sup>39</sup> This is demonstrated by a comparison between fieldeffect measurements on a set of Gr channels before and after deposition of C60 (Figure S3). The charge neutrality point of the graphene field transistors shifts to positive gate biases (ca. 20 V) when a thin film of C60 is deposited on top of graphene, resulting in an average p-doping of about  $1.4 \times 10^{12}$  cm<sup>-2</sup> (refer to the Supporting Information, eq S1). Figure 2d shows the device resistance and capacitance versus area at a fixed bias of -10 V. The resistance scales as 1/S, where S is the area of the top electrode, while the capacitance scales as S (gray dashed lines in Figure 2d). The static dielectric constant of C60,  $\epsilon_r = 3.8$ , is determined from the geometrical capacitance of the device  $C = \epsilon_0 \epsilon_r S/t$ , where t is the thickness of the C60 film (80 nm) and  $\epsilon_0$  is the vacuum permittivity. This value is in agreement with previous works. The results of the DSB analysis, supported by the impedance measurements, suggest that the vertical charge transport in the Au/C60/Gr is limited by charge injection. Further insight into the energy barrier and charge injection mechanisms at the Gr/C60 and Au/C60 interfaces is obtained by temperature-dependent measurements.

Temperature-dependent electrical measurements are necessary to distinguish the different charge injection mechanisms contributing to the electrical current in the devices and possibly explain the nonideal thermionic emission observed at room temperature. Low- and high-temperature-dependent electrical measurements are done in two different systems as described in the Methods section, and the results are shown in Figure 3. In particular, Figure 3a shows the J-V characteristics as a function of temperature of a representative 50  $\mu$ m device, in linear and logarithmic scale, from 50 to 285 K in steps of 5 K

(similar data for a representative 5  $\mu$ m device are shown in Figure S11); Figure 3c shows the I-V characteristics for a representative 50  $\mu$ m device as a function of temperature, from 300 and 380 K in steps of 5 K; Figure 3b shows the current density at  $\pm 9$  V for two representative devices belonging to the smallest (5  $\mu$ m) and the largest set (50  $\mu$ m), from 285 to 50 K; and Figure 3d displays the analysis for the observed lowtemperature injection mechanism. Figure 3b shows that while the current density depends strongly on the temperature above 200 K, in agreement with a thermally activated charge injection mechanism, the temperature dependence becomes very weak below 200 K. The current becomes approximately temperature-independent below 100 K. Figure 3c shows the I-V characteristic of a representative 50  $\mu$ m in the hightemperature range between 300 and 380 K. In this range, the charge injection is dominated by thermionic emission, and the DSB model can fit all I-Vs. The inset of Figure 3c shows the energy barriers  $\Phi_{01}$ ,  $\Phi_{02}$  and ideality factors  $n_1$ ,  $n_2$  as a function of temperature, extracted from the DSB fit for the Gr/ C60 and Au/C60 interfaces, respectively. The ideality factor of both interfaces decreases with increasing temperature, indicating that the device approaches the ideal TE injection model at higher temperatures, with values around  $n_1 = 1.026$ and  $n_2 = 1.031$ . Simultaneously, the potential barrier heights decrease with temperature. This should not come as a surprise, as it is known that barrier inhomogeneity can lead to temperature-dependent energy barriers. 42,43 Below 100 K, the J-Vs are approximately temperature-independent and well described by the FN tunneling mechanism under the WKB (Wentzel-Kramers-Brillouin) approximation in the formula<sup>30</sup>

$$J = \frac{q^3 (V/t)^2}{16\pi^2 \hbar \Phi_{01,02}} \exp\left(-\frac{4t\sqrt{2m(\Phi_{01,02})^3}}{3\hbar qV}\right)$$
(2)

where m is the effective mass of the electron in the semiconductor and  $\hbar$  is the reduced Plank constant. Here, the free electron mass is considered. The inset of Figure 3b shows a representative J-V trace of a representative 50  $\mu$ m device and the corresponding FN fit, while Figure 3d shows the  $\ln I/V^2$  vs 1/V plot at high bias (typically linear when |V| > 8 V) for 5, 10, 15, 20, 25, 30, and 50  $\mu$ m representative devices at 50 K. The J-Vs are very similar, and the energy barrier of the two interfaces can be derived from the slope of the  $\ln J/V^2$ vs 1/V plot at |V| > 8 V, resulting in  $\Phi_{01} = 0.54 \pm 0.07$  eV and  $\Phi_{02}$  = 0.60  $\pm$  0.05 eV, which are similar to those obtained from the DSB model fit at high temperature. Refer to the Supporting Information (Figure S12) for the I-V traces in the range from -10 to 10 V. It is worth observing that the asymmetry of the *J–Vs* characteristics changes from high to low temperatures. In particular, the rectification ratio at  $\pm 9$  V, that is RR = I(I(+9))V)/J(-9 V), is ca. 1.14 at 50 K and 0.13 at 380 K. Although it is hard to explain quantitatively the phenomenon, one should observe that the injection mechanism changes from nonideal TE at high temperatures to FN tunneling at low temperatures, which are described by different models with different prefactors. The latter are known to deviate significantly from theoretical values in nonideal and/or metal/OSC systems. 33,36 A transition from FN to direct tunneling would only be possible with a thinner semiconductor. The C60 thickness for transition between FN tunneling and direct tunneling at room temperatures can be approximated by  $t = \Phi_B/E$ , where E is the electric field.<sup>30</sup> Assuming an energy barrier of 0.5 eV, which



www.acsanm.org

Figure 4. Equivalent electrical circuit model and energy band diagram of the vertical Au/C60/Gr heterostructure. At V=0, the system is at equilibrium, and no current is flowing through the device. When V < 0, electrons are injected into the LUMO of the C60 from the graphene electrode. The total current is limited by the reverse current of the Schottky diode SB<sub>1</sub> of the circuit, which represents the Gr/C60 interface. When V > 0, electrons are injected into the LUMO of the C60 from the Au electrode. The total current is limited by the reverse current of the Schottky diode SB<sub>2</sub>, which represents the Au/C60 interface. Contributions of the different injection mechanisms are represented by the colored arrows: FN tunneling is the dominant injection mechanism at low temperature and indicated by the blue arrow, while TE is the dominant injection mechanisms at high temperature and indicated by the red arrow. The gray arrow represents the intermediate regime, where the two contributions are comparable. In the equivalent circuit,  $R_s$  is the series resistance due to the graphene electrode and  $R_B$  is the bulk resistance of C60.  $R_s$  is ca. 20  $k\Omega$  at room temperature, as shown by the graphene bridge measurement in the Supporting Information (Figure S2 and Table S1), and therefore the voltage drop is negligible (i.e.,  $V' = V - RI \approx V$ ). The C60 is fully depleted, and the voltage drops linearly over the entire structure.

corresponds roughly to the measured value for the Gr/C60 interface, and an electric field of E = 10 V/80 nm = 1.25 MV/cm, this results in a C60 thickness of ~4 nm. Few-nanometer thin vertical stacks can be theoretically achieved using the architecture and fabrication process described in this work, where graphene is used as the top electrode. In fact, this fabrication process allows to avoid the typical metal atoms intercalation and diffusion observed for metal electrodes evaporated on organic films. The study of ultrathin stacks could provide insights into the quantum charge transport across OSC/Gr VdW vertical heterostructures, besides potentially enabling FN tunneling at room temperature and therefore making possible the fabrication of organic flexible memories. The latter, which exploit FN tunneling to perform the write and erase operations, could be developed by stacking multiple C60/Gr interfaces.

Figure 4 shows the energy band diagram of the vertical Au/ C60/Gr heterostructure with the barrier heights extracted from the DSB model at room temperature (above 293 K) and confirmed by the FN model at low temperature (at 50 K). A small built-in potential of roughly 0.07 eV is estimated from the difference between the potential barriers. Assuming that the LUMO and HOMO levels of C60 are located at -4.1 and -6.4 eV, respectively, then (i) the Fermi level of graphene is located at ca.  $E_{\rm F,Gr}$  =  $E_{\rm LUMO}$  –  $\Phi_{01}$  = -4.7 eV, which is possibly shifted with respect to the Dirac point due to p-doping induced by C60 and/or to graphene defects, and (ii) the Au work function is ca.  $W = E_{\rm LUMO} - \Phi_{02} = -4.8$  eV, as typically observed for Au surface with organic adsorbates, due to the pillow effect and/or interface states, which results in an interface dipole and possibly Fermi level pinning at the Au/ OSC interface. 44,45 It is worth observing that because the transport is injection limited, the thermal annealing has an observable effect on the energetics of the barrier: oxygen and moisture desorption affect the surface states, and thus possibly the Fermi level pinning, resulting in more or less conducting devices, as evinced by the I-V characteristics before and after annealing (Figure S4).

#### CONCLUSIONS

This work describes the field and thermal induced charge transport mechanisms in Au/C60/Gr VdW vertical heterostructures in the 50-380 K temperature range. Devices having various nominal diameters, which range from 5 to 50  $\mu$ m, show the same electron transport characteristics. Thus, the fabrication of smaller devices is only limited by the lithography resolution and the fabrication process presented in this work.

Impedance analysis shows that C60 is fully depleted and thus that the voltage drops linearly over the entire structure. The static dielectric constant of C60 extracted from the geometrical capacitance is  $\epsilon_r = 3.8$ . The electrical transport measurements across the vertical heterostructure at high temperature (above 300 K) are well described by the DSB model, which gives  $\Phi_{01}$  = 0.58  $\pm$  0.01 eV,  $\Phi_{02}$  = 0.65  $\pm$  0.02 eV,  $n_1 = 1.033 \pm 0.002$ , and  $n_2 = 1.036 \pm 0.003$  from the measurements at room temperature (293 K) at the Gr/C60 and Au/C60 interfaces, respectively. At low temperature (50 K), the measurements are well described by FN tunneling, which gives  $\Phi_{01} = 0.54 \pm 0.07$  eV and  $\Phi_{02} = 0.60 \pm 0.05$  eV for the Gr/C60 and Au/C60 interfaces. The energy barriers extracted from the two models are very similar. These findings reveal that the charge transport is injection-limited in the temperature range from 50 to 380 K. The current is dominated by TE at high temperature (above 200 K) and limited by FN tunneling at low temperature (below 100 K). The charge transport at intermediate temperature (from room temperature down to 100 K) is possibly described by a hybrid process where thermally excited charge carriers can tunnel through the potential barriers into the LUMO level of C60. From the electrical measurements, direct tunneling is predicted for thin C60 layers of maximum ~4 nm.

Finally, this study shows that CVD graphene can be used as a top electrode in C60 thin film vertical devices. The

fabrication process can potentially be applied to other multilayer hybrid van der Waals heterostructures where the charge transport across neat Gr/OSC interfaces define the functionality of the devices. For instance, tunneling mechanisms could be exploited in high-frequency devices such as organic hot electron transistors, permeable-base transistors, and organic flexible memories.

#### EXPERIMENTAL METHODS

**Materials.** C60 (99.9%) powder was purchased from Sigma-Aldrich and evaporated without further treatments. CVD graphene was grown on copper foils using an in-house automated setup and following the growth protocol which can be found elsewhere.  $^{46-48}$ 

**Fabrication.** Devices were fabricated on a Si(525  $\mu$ m)/SiO<sub>2</sub> (335 nm) substrate by photolithography and under ambient conditions, as described in the Supporting Information. The chip includes two distinct groups of devices: (i) 119 Au/C60/Gr Vertical Stacks (refer to Figure 1a for a schematic of the device structure) and (ii) 34 Graphene Bridges (refer to Figure S1). The chip overview is given in Table S3. In both Vertical Stacks and Graphene Bridges, the C60 thin film is interposed between a bottom gold and a top graphene circular electrodes. In the Graphene Bridge architecture, graphene is laterally contacted in order to measure its resistance (see the Supporting Information for the electrical scheme). The chip includes devices having graphene electrodes of various nominal diameter, i.e., 5, 10, 15, 20, 25, 30, and 50  $\mu$ m, while the Au bottom electrodes are 2  $\mu$ m larger. In short, Au electrodes were prepatterned and deposited by ebeam physical vapor deposition (EBPVD) and lift-off. Then, the C60 thin film was thermally evaporated (~0.2 Å/s, 10<sup>-6</sup> mbar) and patterned by lift-off. Finally, the graphene sheet was wet transferred on the chip and patterned into the top electrode circular shape by reactive ion etching (RIE).

**Electrical Characterization.** The electrical measurements were performed under various conditions, i.e., in air, at room temperature in the dark, and under vacuum ( $\sim 10^{-6}$  mbar) in the dark, using the Keithley 4200 semiconductor parameter analyzer. The I-V characteristics of the *Vertical Stacks* were measured in the -10 to +10 V voltage range, with sweep rate of ca. 1 V/s, steps of 50 mV, and internal averaging of 20 ms. The Au electrode was connected to ground. The graphene resistance was measured in *Graphene Bridge* devices by sweeping the voltage in the -50 to +50 mV voltage range, with sweep rate of ca. 20 mV/s, steps of 1 mV, and internal averaging of 20 ms.

The temperature-dependent I-Vs were measured in the 50-285 K temperature range, in steps of 5 K, using a Lakeshore probe station (CRX-6.5K), under vacuum ( $\sim 10^{-6}$  mbar) and in the dark. The electronics consisted of an AdWin Gold II ADC-DAC and a Femto DDPCA-300 current-to-voltage converter. MATLAB scripts were used for the data acquisition. The I-V characteristics of the *Vertical Stacks* were measured in the -10 to +10 V voltage range, with sweep rate of ca. 150 mV/s, steps of 10 mV, and with internal averaging of 60 ms. For the charge transport analysis, the backward and forward I-V sweeps for positive and negative biases were considered, respectively. The full I-V sweeps (forward and backward) for representative devices measured at room temperature (293 K) and at low temperature (50 K) can be found in Figure S12.

An Agilent 4294a precision impedance analyzer was used to measure the impedance of three representative devices per area. Python scripts were used to control the instrument. The measurement was performed in the dark, under vacuum ( $\sim 10^{-6}$  mbar), and the oscillator level was set to 100 mV in the in the 40 Hz–1 MHz frequency range; 201 data points were acquired. The open/short compensation method was applied to the measurements after the data acquisition and following the Agilent impedance measurement handbook.<sup>49</sup> Devices for the open/short compensation were embedded on the chip for this scope.

**Raman Spectroscopy.** A WITec Alpha 300R confocal Raman microscope was used with a LD 100× objective (Zeiss EC Epiplan-Neofluar Dic, NA = 0.75) and a 300 mm lens-based spectrometer (grating: 600 grooves mm<sup>-1</sup>). Raman spectra were collected with a

532 nm excitation wavelength under ambient conditions. The laser power and integration time of 0.1 mW and 120 s were set for the device, while graphene spectrum on  $SiO_2$  was acquired using a laser power and integration time of 1 mW and 60 s.

**Atomic Force Microscopy (AFM).** The height image was measured under ambient conditions using a Bruker Icon AFM in tapping mode. The AFM was equipped with a TESPA-V2 cantilever with a tip apex radius of 7 nm, with a resonant frequency 320 kHz and a spring constant of 37 N/m.

FIB-SEM. The cross section of the representative device was prepared using a FEI Helios 660 G3 UC FIB/SEM system. To protect the graphene and semiconductor layers from damage during the cutting process, a layer of platinum was deposited in two steps: first through electron-induced deposition (3 keV, 800 pA) and then through ion-induced deposition (30 keV, 230 pA). The cross section was then cut in a 30 kV gallium ion beam at an ion current of 47 nA. After cutting, the cross section was polished in sequential steps, decreasing the ion current down to a minimum of 790 pA.

**Modeling, Fitting, and Plotting.** Python scripts were developed for the modeling, fitting and visualization of the data. The main libraries that were implemented are (i) scipy curve\_fit<sup>50</sup> for the FN modeling and for the extraction of the graphene resistance, (ii) lmfit<sup>51</sup> model for the DSB modeling, and (iii) impedance.py<sup>52</sup> for the impedance spectroscopy analysis.

#### ASSOCIATED CONTENT

#### Supporting Information

The Supporting Information is available free of charge at https://pubs.acs.org/doi/10.1021/acsanm.3c01090.

Fabrication of Au/C60/Gr heterostructures; FIB/SEM/AFM characterization; electrical transport characterization; chip overview (PDF)

#### AUTHOR INFORMATION

#### **Corresponding Authors**

Davide Beretta — Transport at Nanoscale Interfaces Laboratory, Empa - Swiss Federal Laboratories for Materials Science and Technology, CH-8600 Dübendorf, Switzerland; orcid.org/0000-0002-7739-7494;

Email: davide.beretta@empa.ch

Michel Calame — Transport at Nanoscale Interfaces Laboratory, Empa - Swiss Federal Laboratories for Materials Science and Technology, CH-8600 Dübendorf, Switzerland; Swiss Nanoscience Institute, University of Basel, CH-4056 Basel, Switzerland; Department of Physics, University of Basel, CH-4056 Basel, Switzerland; orcid.org/0000-0001-7467-9915; Email: michel.calame@empa.ch

#### Authors

Jacopo Oswald — Transport at Nanoscale Interfaces Laboratory, Empa - Swiss Federal Laboratories for Materials Science and Technology, CH-8600 Dübendorf, Switzerland; Swiss Nanoscience Institute, University of Basel, CH-4056 Basel, Switzerland; Occid.org/0000-0003-1328-8843

Michael Stiefel — Transport at Nanoscale Interfaces Laboratory, Empa - Swiss Federal Laboratories for Materials Science and Technology, CH-8600 Dübendorf, Switzerland; Present Address: IBM Research - Zurich, Säumerstrasse 4, CH-8803 Rüschlikon, Switzerland

Roman Furrer – Transport at Nanoscale Interfaces Laboratory, Empa - Swiss Federal Laboratories for Materials Science and Technology, CH-8600 Dübendorf, Switzerland

Sebastian Lohde — Transport at Nanoscale Interfaces Laboratory, Empa - Swiss Federal Laboratories for Materials Science and Technology, CH-8600 Dübendorf, Switzerland Dominique Vuillaume - Institute of Electronic, Microelectronic and Nanotechnology (IEMN), Centre National de la Recherche Scientifique, Villeneuve d'Ascq 59652, France; orcid.org/0000-0002-3362-1669

Complete contact information is available at: https://pubs.acs.org/10.1021/acsanm.3c01090

#### **Author Contributions**

J.O. and M.S. fabricated the devices. J.O. took the Raman spectra and the AFM images and performed the electrical measurements. J.O. and D.B. modeled and analyzed the measurements. R.F. grew the CVD graphene. S.L. took the cross-section SEM image. The manuscript was written by J.O. and D.B. with contributions and discussions from all authors. The work was supervised by M.C. and D.B. The SNF and ANR funding were acquired by M.C. and D.V. The H2020 funding were acquired by D.B. All authors have participated to the review of, and have given approval to, the final version of the manuscript.

#### Funding

M.C. acknowledges financial support from the Swiss National Science Foundation (SNF) under Grant 182544, D.V. from the Agence Nationale De La Recherche (ANR) under Grant ANR-18-CE93-0005-01, and D.B. from the European Union's Horizon 2020 research and innovation program under the Marie Skłodowska-Curie Grant Agreement 754364.

The authors declare no competing financial interest.

#### ACKNOWLEDGMENTS

The authors acknowledge Lars Lüder for the realization of the 3D schematics. The authors also thank the Cleanroom Operations Team of the Binnig and Rohrer Nanotechnology Center (BRNC) for their help and support.

#### ABBREVIATIONS

OSC, organic semiconductor; Gr, graphene; PMMA, poly-(methyl methacrylate); VdW, van der Waals; C60, buckminsterfullerene; TE, thermionic emission; FE, field emission; FN, Fowler-Nordheim; MTE, modified thermionic emission; DSB, double Schottky barrier; CVD, chemical vapor deposition; WKB, Wentzel-Kramers-Brillouin; OLED, organic light-emitting diode; RF, radio frequency.

#### REFERENCES

- (1) Zhang, G.; Hawks, S. A.; Ngo, C.; Schelhas, L. T.; Scholes, D. T.; Kang, H.; Aguirre, J. C.; Tolbert, S. H.; Schwartz, B. J. Extensive Penetration of Evaporated Electrode Metals into Fullerene Films: Intercalated Metal Nanostructures and Influence on Device Architecture. ACS Appl. Mater. Interfaces 2015, 7 (45), 25247-25258.
- (2) Kim, C.-H.; Kymissis, I. Graphene-Organic Hybrid Electronics. J. Mater. Chem. C 2017, 5 (19), 4598-4613.
- (3) Wu, J.; Agrawal, M.; Becerril, H. A.; Bao, Z.; Liu, Z.; Chen, Y.; Peumans, P. Organic Light-Emitting Diodes on Solution-Processed Graphene Transparent Electrodes. ACS Nano 2010, 4 (1), 43-48.
- (4) Matyba, P.; Yamaguchi, H.; Chhowalla, M.; Robinson, N. D.; Edman, L. Flexible and Metal-Free Light-Emitting Electrochemical Cells Based on Graphene and PEDOT-PSS as the Electrode Materials. ACS Nano 2011, 5 (1), 574-580.
- (5) Wang, Y.; Tong, S. W.; Xu, X. F.; Özyilmaz, B.; Loh, K. P. Interface Engineering of Layer-by-Layer Stacked Graphene Anodes for High-Performance Organic Solar Cells. Adv. Mater. 2011, 23 (13), 1514-1518.

- (6) Park, H.; Rowehl, J. A.; Kim, K. K.; Bulovic, V.; Kong, J. Doped Graphene Electrodes for Organic Solar Cells. Nanotechnology 2010, 21 (50), 505204.
- (7) Liu, Y.; Zhou, H.; Weiss, N. O.; Huang, Y.; Duan, X. High-Performance Organic Vertical Thin Film Transistor Using Graphene as a Tunable Contact. ACS Nano 2015, 9 (11), 11102-11108.
- (8) Berke, K.; Tongay, S.; McCarthy, M. A.; Rinzler, A. G.; Appleton, B. R.; Hebard, A. F. Current Transport across the Pentacene/CVD-Grown Graphene Interface for Diode Applications. J. Phys.: Condens. Matter 2012, 24 (25), 255802.
- (9) Lemaitre, M. G.; Donoghue, E. P.; McCarthy, M. A.; Liu, B.; Tongay, S.; Gila, B.; Kumar, P.; Singh, R. K.; Appleton, B. R.; Rinzler, A. G. Improved Transfer of Graphene for Gated Schottky-Junction, Vertical, Organic, Field-Effect Transistors. ACS Nano 2012, 6 (10), 9095-9102.
- (10) Hlaing, H.; Kim, C.-H.; Carta, F.; Nam, C.-Y.; Barton, R. A.; Petrone, N.; Hone, J.; Kymissis, I. Low-Voltage Organic Electronics Based on a Gate-Tunable Injection Barrier in Vertical Graphene-Organic Semiconductor Heterostructures. Nano Lett. 2015, 15 (1), 69-74.
- (11) Kim, K.; Lee, T. H.; Santos, E. J. G.; Jo, P. S.; Salleo, A.; Nishi, Y.; Bao, Z. Structural and Electrical Investigation of C60-Graphene Vertical Heterostructures. ACS Nano 2015, 9 (6), 5922-5928.
- (12) Shih, C.-J.; Pfattner, R.; Chiu, Y.-C.; Liu, N.; Lei, T.; Kong, D.; Kim, Y.; Chou, H.-H.; Bae, W.-G.; Bao, Z. Partially-Screened Field Effect and Selective Carrier Injection at Organic Semiconductor/ Graphene Heterointerface. Nano Lett. 2015, 15, 7587.
- (13) Li, X.; Zhu, Y.; Cai, W.; Borysiak, M.; Han, B.; Chen, D.; Piner, R. D.; Colombo, L.; Ruoff, R. S. Transfer of Large-Area Graphene Films for High-Performance Transparent Conductive Electrodes. Nano Lett. 2009, 9 (12), 4359-4363.
- (14) Petrone, N.; Chari, T.; Meric, I.; Wang, L.; Shepard, K. L.; Hone, J. Flexible Graphene Field-Effect Transistors Encapsulated in Hexagonal Boron Nitride. ACS Nano 2015, 9 (9), 8953-8959.
- (15) Kim, R.-H.; Bae, M.-H.; Kim, D. G.; Cheng, H.; Kim, B. H.; Kim, D.-H.; Li, M.; Wu, J.; Du, F.; Kim, H.-S.; Kim, S.; Estrada, D.; Hong, S. W.; Huang, Y.; Pop, E.; Rogers, J. A. Stretchable, Transparent Graphene Interconnects for Arrays of Microscale Inorganic Light Emitting Diodes on Rubber Substrates. Nano Lett. 2011, 11 (9), 3881-3886.
- (16) Wu, Z.; Liu, Y.; Guo, E.; Darbandy, G.; Wang, S.-J.; Hübner, R.; Kloes, A.; Kleemann, H.; Leo, K. Efficient and Low-Voltage Vertical Organic Permeable Base Light-Emitting Transistors. Nat. Mater. **2021**, 20 (7), 1007–1014.
- (17) Guo, E.; Dollinger, F.; Amaya, B.; Fischer, A.; Kleemann, H. Organic Permeable Base Transistors - Insights and Perspectives. Adv. Optical Mater. 2021, 9, 2002058.
- (18) Huang, W.; Facchetti, A. Organic Circuits Reach New Heights. Nat. Electron 2021, 4, 544.
- (19) Pang, S.; Hernandez, Y.; Feng, X.; Müllen, K. Graphene as Transparent Electrode Material for Organic Electronics. Adv. Mater. **2011**, 23 (25), 2779–2795.
- (20) Schlierf, A.; Samorì, P.; Palermo, V. Graphene-Organic Composites for Electronics: Optical and Electronic Interactions in Vacuum, Liquids and Thin Solid Films. J. Mater. Chem. C 2014, 2 (17), 3129.
- (21) Oswald, J.; Beretta, D.; Stiefel, M.; Furrer, R.; Romio, A.; Mansour, M. D.; Vuillaume, D.; Calame, M. Charge Transport Across Au-P3HT-Graphene van Der Waals Vertical Heterostructures. ACS Appl. Mater. Interfaces 2022, 14, 48240.
- (22) Kuzmany, H.; Matus, M.; Burger, B.; Winter, J. Raman Scattering in C60 Fullerenes and Fullerides. Adv. Mater. 1994, 6 (10),
- (23) Parker, J. H.; Feldman, D. W.; Ashkin, M. Raman Scattering by Silicon and Germanium. Phys. Rev. 1967, 155 (3), 712-714.
- (24) Yu, Y.-J.; Zhao, Y.; Ryu, S.; Brus, L. E.; Kim, K. S.; Kim, P. Tuning the Graphene Work Function by Electric Field Effect. Nano Lett. 2009, 9 (10), 3430-3434.

- (25) Garg, R.; Dutta, N. K.; Choudhury, N. R. Work Function Engineering of Graphene. *Nanomaterials* **2014**, *4* (2), 267–300.
- (26) Long, F.; Yasaei, P.; Sanoj, R.; Yao, W.; Král, P.; Salehi-Khojin, A.; Shahbazian-Yassar, R. Characteristic Work Function Variations of Graphene Line Defects. ACS Appl. Mater. Interfaces 2016, 8 (28), 18360–18366.
- (27) Zahab, A.; Firlej, L. Resistivity in C60 Thin Films of High Crystallinity. *Solid State Commun.* **1993**, 87 (10), 893–897.
- (28) Hamed, A.; Sun, Y. Y.; Tao, Y. K.; Meng, R. L.; Hor, P. H. Effects of Oxygen and Illumination on the *in Situ* Conductivity of C 60 Thin Films. *Phys. Rev. B* **1993**, 47 (16), 10873–10880.
- (29) Arai, T.; Murakami, Y.; Suematsu, H.; Kikuchi, K.; Achiba, Y.; Ikemoto, I. Resistivity of Single Crystal C60 and Effect of Oxygen. *Solid State Commun.* **1992**, *84* (8), 827–829.
- (30) Sze, S. M.; Ng, K. K. Physics of Semiconductor Devices, 3rd ed.; Wiley-Interscience: Hoboken, NJ, 2007.
- (31) Zhong, H.; Xu, K.; Liu, Z.; Xu, G.; Shi, L.; Fan, Y.; Wang, J.; Ren, G.; Yang, H. Charge Transport Mechanisms of Graphene/Semiconductor Schottky Barriers: A Theoretical and Experimental Study. *J. Appl. Phys.* **2014**, *115* (1), 013701.
- (32) Di Bartolomeo, A. Graphene Schottky Diodes: An Experimental Review of the Rectifying Graphene/Semiconductor Heterojunction. *Phys. Rep.* **2016**, *606*, 1–58.
- (33) Scott, J. C. Metal-Organic Interface and Charge Injection in Organic Electronic Devices. *Journal of Vacuum Science & Technology A: Vacuum, Surfaces, and Films* **2003**, 21 (3), 521–531.
- (34) Sarker, B. K.; Khondaker, S. I. Thermionic Emission and Tunneling at Carbon Nanotube-Organic Semiconductor Interface. *ACS Nano* **2012**, *6* (6), 4993–4999.
- (35) Grillo, A.; Di Bartolomeo, A. A Current-Voltage Model for Double Schottky Barrier Devices. *Adv. Electron. Mater.* **2021**, 7 (2), 2000979.
- (36) Scott, J. C.; Malliaras, G. G. Charge Injection and Recombination at the Metal-Organic Interface. *Chem. Phys. Lett.* **1999**, 299 (2), 115–119.
- (37) Nagano, T.; Tsutsui, M.; Nouchi, R.; Kawasaki, N.; Ohta, Y.; Kubozono, Y.; Takahashi, N.; Fujiwara, A. Output Properties of C <sub>60</sub> Field-Effect Transistors with Au Electrodes Modified by 1-Alkanethiols. *J. Phys. Chem. C* **2007**, *111* (19), 7211–7217.
- (38) Kim, C. H.; Yaghmazadeh, O.; Tondelier, D.; Jeong, Y. B.; Bonnassieux, Y.; Horowitz, G. Capacitive Behavior of Pentacene-Based Diodes: Quasistatic Dielectric Constant and Dielectric Strength. *J. Appl. Phys.* **2011**, *109* (8), 083710.
- (39) Jnawali, G.; Rao, Y.; Beck, J. H.; Petrone, N.; Kymissis, I.; Hone, J.; Heinz, T. F. Observation of Ground- and Excited-State Charge Transfer at the C <sub>60</sub> /Graphene Interface. *ACS Nano* **2015**, 9 (7), 7175–7185.
- (40) Sami, S.; Haase, P. A. B.; Alessandri, R.; Broer, R.; Havenith, R. W. A. Can the Dielectric Constant of Fullerene Derivatives Be Enhanced by Side-Chain Manipulation? A Predictive First-Principles Computational Study. *J. Phys. Chem. A* **2018**, *122* (15), 3919–3926.
- (41) Eklund, P. C.; Rao, A. M.; Wang, Y.; Zhou, P.; Wang, K.-A.; Holden, J. M.; Dresselhaus, M. S.; Dresselhaus, G. Optical Properties of C60- and C70-Based Solid Films. *Thin Solid Films* **1995**, 257 (2), 211–232.
- (42) Khurelbaatar, Z.; Kang, M.-S.; Shim, K.-H.; Yun, H.-J.; Lee, J.; Hong, H.; Chang, S.-Y.; Lee, S.-N.; Choi, C.-J. Temperature Dependent Current-Voltage Characteristics of Au/n-Type Ge Schottky Barrier Diodes with Graphene Interlayer. *J. Alloys Compd.* **2015**, *650*, *658*–*663*.
- (43) Li, H.; He, D.; Zhou, Q.; Mao, P.; Cao, J.; Ding, L.; Wang, J. Temperature-Dependent Schottky Barrier in High-Performance Organic Solar Cells. Sci. Rep 2017, 7 (1), 40134.
- (44) Braun, S.; Salaneck, W. R.; Fahlman, M. Energy-Level Alignment at Organic/Metal and Organic/Organic Interfaces. *Adv. Mater.* **2009**, 21 (14–15), 1450–1472.
- (45) Hwang, J.; Wan, A.; Kahn, A. Energetics of Metal-Organic Interfaces: New Experiments and Assessment of the Field. *Materials Science and Engineering: R: Reports* **2009**, *64* (1–2), 1–31.

ı

- (46) Schmuck, O.; Beretta, D.; Furrer, R.; Oswald, J.; Calame, M. A Method to Fabricate Nanoscale Gaps in Graphene Nano-Constrictions by Electrical Breakdown. *AIP Adv.* **2022**, *12* (5), 055312.
- (47) Braun, O.; Furrer, R.; Butti, P.; Thodkar, K.; Shorubalko, I.; Zardo, I.; Calame, M.; Perrin, M. L. Spatially Mapping Thermal Transport in Graphene by an Opto-Thermal Method. *npj 2D Mater. Appl.* **2022**, *6* (1), 6.
- (48) Braun, O.; Overbeck, J.; El Abbassi, M.; Käser, S.; Furrer, R.; Olziersky, A.; Flasby, A.; Borin Barin, G.; Sun, Q.; Darawish, R.; Müllen, K.; Ruffieux, P.; Fasel, R.; Shorubalko, I.; Perrin, M. L.; Calame, M. Optimized Graphene Electrodes for Contacting Graphene Nanoribbons. *Carbon* 2021, 184, 331–339.
- (49) Agilent Impedance Measurement Handbook, 4th ed.; Agilent Technologies: 2009.
- (50) Virtanen, P.; Gommers, R.; Oliphant, T. E.; Haberland, M.; Reddy, T.; Cournapeau, D.; Burovski, E.; Peterson, P.; Weckesser, W.; Bright, J.; van der Walt, S. J.; Brett, M.; Wilson, J.; Millman, K. J.; Mayorov, N.; Nelson, A. R. J.; Jones, E.; Kern, R.; Larson, E.; Carey, C. J.; Polat, 130.; Feng, Y.; Moore, E. W.; VanderPlas, J.; Laxalde, D.; Perktold, J.; Cimrman, R.; Henriksen, I.; Quintero, E. A.; Harris, C. R.; Archibald, A. M.; Ribeiro, A. H.; Pedregosa, F.; van Mulbregt, P. SciPy 1.0 Contributors; Vijaykumar, A.; Bardelli, A. P.; Rothberg, A.; Hilboll, A.; Kloeckner, A.; Scopatz, A.; Lee, A.; Rokem, A.; Woods, C. N.; Fulton, C.; Masson, C.; Häggström, C.; Fitzgerald, C.; Nicholson, D. A.; Hagen, D. R.; Pasechnik, D. V.; Olivetti, E.; Martin, E.; Wieser, E.; Silva, F.; Lenders, F.; Wilhelm, F.; Young, G.; Price, G. A.; Ingold, G.-L.; Allen, G. E.; Lee, G. R.; Audren, H.; Probst, I.; Dietrich, J. P.; Silterra, J.; Webber, J. T.; Slavič, J.; Nothman, J.; Buchner, J.; Kulick, J.; Schönberger, J. L.; de Miranda Cardoso, J. V.; Reimer, J.; Harrington, J.; Rodríguez, J. L. C.; Nunez-Iglesias, J.; Kuczynski, J.; Tritz, K.; Thoma, M.; Newville, M.; Kümmerer, M.; Bolingbroke, M.; Tartre, M.; Pak, M.; Smith, N. J.; Nowaczyk, N.; Shebanov, N.; Pavlyk, O.; Brodtkorb, P. A.; Lee, P.; McGibbon, R. T.; Feldbauer, R.; Lewis, S.; Tygier, S.; Sievert, S.; Vigna, S.; Peterson, S.; More, S.; Pudlik, T.; Oshima, T.; Pingel, T. J.; Robitaille, T. P.; Spura, T.; Jones, T. R.; Cera, T.; Leslie, T.; Zito, T.; Krauss, T.; Upadhyay, U.; Halchenko, Y. O.; Vázquez-Baeza, Y. SciPy 1.0: Fundamental Algorithms for Scientific Computing in Python. Nat. Methods 2020, 17 (3), 261-272. DOI: 10.1038/s41592-019-0686-2.
- (51) Newville, M.; Stensitzki, T.; Allen, D. B.; Rawlik, M.; Ingargiola, A.; Nelson, A.Lmfit: Non-Linear Least-Square Minimization and Curve-Fitting for Python. *Astrophysics Source Code Library* **2016**, ascl:1606.014.
- (52) Murbach, M.; Gerwe, B.; Dawson-Elli, N.; Tsui, L. Impedance.Py: A Python Package for Electrochemical Impedance Analysis. *JOSS* **2020**, *5* (52), 2349.