

## Extraction of small signal equivalent circuit for de-embedding of 3D vertical nanowire transistor

Bruno Neckel Wesling, Marina Deng, Mukherjee Chhandak, Abhishek Kumar, Guilhem Larrieu, Jens Trommer, Thomas Mikolajick, Cristell Maneux

### ▶ To cite this version:

Bruno Neckel Wesling, Marina Deng, Mukherjee Chhandak, Abhishek Kumar, Guilhem Larrieu, et al.. Extraction of small signal equivalent circuit for de-embedding of 3D vertical nanowire transistor. 8th Joint International EuroSOI Workshop and International Conference on Ultimate Integration on Silicon (EuroSOI-ULIS 2022), May 2022, Udine, Italy. à paraître. hal-03864048

## HAL Id: hal-03864048 https://hal.science/hal-03864048v1

Submitted on 21 Nov 2022

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Extraction of small signal equivalent circuit for de-embedding of 3D vertical nanowire transistor

Bruno Neckel Wesling<sup>1,3</sup>, Marina Deng<sup>1</sup>, Chhandak Mukherjee<sup>1</sup>, Abhishek Kumar<sup>2</sup>, Guilhem Larrieu<sup>2</sup>, Jens Trommer<sup>3</sup>, Thomas Mikolajick<sup>3</sup>, Cristell Maneux<sup>1</sup>

<sup>1</sup>IMS, University of Bordeaux, UMR CNRS 5218, Bordeaux INP, Talence, France <sup>2</sup>LAAS-CNRS, UPR 8001, CNRS, Université of Toulouse, Toulouse, France <sup>3</sup>NaMLab gGmgH, 01187, Dresden, Germany

Abstract— In this paper, we present an improved methodology to extract the small signal electrical equivalent circuit of the parasitic elements using RF test-structures for a 3D vertical nanowire transistor technology. The methodology is based on the extraction of parasitic elements from a virtual open structure constructed using electromagnatic simulation and calibrated against on-wafer S-parameter measurements up to 40 GHz. The electrical equivalent circuit of the passive device was then used for deembedding of the transistor S-parameters for extraction of intrinsic small signal parameters such as the gate capacitances.

Keywords; Test structure; equivalent circuit; parasitic components; RF measurements; de-embedding.

#### I. INTRODUCTION

In the context of emerging technologies for new computing paradigms such as neural networks, vertical nanowire field effect transistors (VNWFET) are a promising technology owing to their naturally 3D architectures [1]. For the purpose of circuit design for such an 3D emerging technology, it is necessary to build new and accurate compact models to capture the static and dynamic behavior of the device [2]. However, on-wafer test-structures of the devices contain parasitic elements introduced by the RF pads and interconnects necessary to probe the devices under test (DUT). The standard procedure to characterize the parasitic effects of a device at high frequencies can be divided in two parts. Firstly, the measurement system needs to be calibrated so that the reference plane is at the probe tips. This can be done using standard calibration techniques such as SOLT (Short-Open-Load-Thru). At this point all the parasitics associated with the pads and interconnects are still included in the measurements. In the second step, Sparameters of the open and short structures are measured which are then used to remove the parasitic elements external to the DUT, through a substraction process known as de-embedding [3].

Although the process of parasitic extraction is widely used in technologies targeted for high frequency applications, this process can also be applied for technologies such as the VNWFET that are mainly designed for computing applications with the purpose of improving the modeling accuracy that normally just relies on DC measurements [1].

In the rest of the paper, results from the RF measurements and electro-magnetic (EM) simulations are used for the extraction of parasitic elements for obtaining the electrical equivalent circuit of an open test-structure. Next, we use this open structure for the de-embedding of the S-parameters of a VNWFET [4].

#### II. METHODOLOGY

For the purpose of de-embedding, designed open structures were fabricated using the same process and on the same wafer as the VNWFET [4]. The open structure consists of all interconnects except for the vertical nanowires. Fig. 1(a) shows the open structure containing the RF pads, where the absence of the active device can be observed. For the demonstration of the de-embedding process, a VNWFET consisting of 81 nanowires in parallel with a diameter of 17 nm each was selected.



Figure 1. (a) Open structure for S-parameters measurements and (b) a 3-D view of the open structure created in ADS.

#### A. On-wafer S-parameter measurements

The on-wafer S-parameters were measured using a Vector Network Analyzer (VNA) from Rohde & Schwarz at frequencies up to 40 GHz, and a source monitor unit, Agilent 4142B, connected via a bias-tee. The DUTs were contacted using Ground-Signal-Ground (GSG) probes with a pitch of 100  $\mu$ m.

#### B. Electromagnetic simulation

The 3D view of the open structure constructed for EM simulations is shown in Fig. 1(b). The ADS-Momentum

EM simulator was used for the EM simulation and computation of the S-parameters of the provided layout. The layout was imported into ADS using the GDSII file that was used for the fabrication process. The electrical properties of the material layers were then slightly adjusted to fit the measurement results.

#### C. Equivalent circuit of the transistor interconections

The proposed electrical equivalent circuit of the parasitic elements can be seen in Fig. 2. Once the EM simulation has been calibrated against the measured S-parameters of the open structure, the values of different elements in the small signal circuit of Fig. 2 are estimated from EM simulations of different sections of the complete structure [3]. The impedance of the source terminal in the return path to ground was considered negligible.



Figure 2. Electrical equivalent circuit representing the parasitic elements obtained from the open test structure.

In Fig. 3, a comparison between the measured and the simulated S-parameter of the open structure is shown. Both the results from EM simulation and the equivalent circuit exhibit very good agreement with the measured data up to 40 GHz, and especially up to 20 GHz.



Figure 3. Comparison of S-parameter from measurement and simulations for the open test structure.

#### D. Transistor's de-embedding method

The de-embedding process used in this work is based on the methodology described in [5]. The ABCD matrix was used to remove the gate and drain parasitic access contributions. The capacitance  $C_{GD\_acess}$  was then removed by subtracting the Y-parameter.

#### III. DE-EMBEDDING RESULTS

The gate capacitance  $C_{gd}$  obtained from the deembedded S-parameters of the transistor at a V<sub>GS</sub> of -1 V and a V<sub>DS</sub> of -0.1 V is presented in Fig. 4, depicting a relatively flat frequency dependence of the capacitance. The data was truncated at 20 GHz due to the increased noise beyond this frequency.



Figure 4. Small signal capacitances of the de-embedded transistor.

#### IV. CONCLUSSION

In this work, the small signal equivalent circuit of the VNWFET's interconnects was achieved by using predictive EM simulation. This distributed model consisting of lumped elements representing the VNWFET's interconnects was then used for the deembedding of the measurements obtained on the transistor. The extraction of capacitances could be achieved up to 20 GHz, demonstrating the promising efficiency of such a de-embedding procedure. In the future scope of this work, the extracted value of gate capacitances will be verified from 3D TCAD simulation of the transistors.

#### ACKNOWLEDGMENT

This work was supported by the project FVLLMONTI funded by European Union's Horizon 2020 research and innovation program under grant agreement N∘101016776 and by the LAAS-CNRS micro and nanotechnologies platform, a member of the Renatech French national network.

#### REFERENCES

- C. Maneux et al., 'Modelling of vertical and ferroelectric junctionless technology for efficient 3D neural network compute cube dedicated to embedded artificial intelligence', IEEE IEDM, San Francisco, Dec. 11-15, 2021.
- [2] C. Mukherjee et al., 'Compact modeling of 3D vertical junctionless gate-all-around silicon nanowire transistors towards 3D logic design', Solid-State Electronics, vol. 183, p. 108125, Sep. 2021, doi: 10.1016/j.sse.2021.108125.
- [3] K. Pradeep et al., 'Influence of Calibration Methods and RF Probes on the RF Characterization of 28FD-SOI MOSFET', in 2021 IEEE Latin America Electron Devices Conference (LAEDC), Mexico, Mexico, Apr. 2021, pp. 1–4. doi: 10.1109/LAEDC51812.2021.9437917
- [4] G. Larrieu et al., 'Sub-15nm gate-all-around field effect transistors on vertical silicon nanowires', Solid-State Electronics, vol. 130, pp. 9–14, Apr. 2017, doi: 10.1016/j.sse.2016.12.008.
- [5] M. Deng et al., "Benefits and validation of 4-dummies deembedding method for characterization of SiGe HBT in G-band," 2013 European Microwave Conference, 2013, pp. 1359-1362, doi: 10.23919/EuMC.2013.6686918.