Circuit Design Flow dedicated to 3D vertical nanowire FET - Archive ouverte HAL
Communication Dans Un Congrès Année : 2022

Circuit Design Flow dedicated to 3D vertical nanowire FET

Résumé

To continue transistor downscaling beyond lateral 7nm devices, gate-all-around (GAA) junction-less vertical nanowire field effect transistors (VNWFET) represent a promising option. This invited paper presents the circuit design flow based on a vertical junctionless transistor technology. On the basis of state-of-the-art junctionless nanowire transistors (JLNT), DC characterization, compact modelling, EM simulation and parameter extraction are described in details. Using this circuit design flow, a set of innovative 3D circuit architectures are explored.
Fichier principal
Vignette du fichier
2022_IEEE LAEDC_MANEUX.pdf (839.74 Ko) Télécharger le fichier
Origine Fichiers produits par l'(les) auteur(s)

Dates et versions

hal-03765071 , version 1 (10-11-2022)

Identifiants

Citer

Cristell Maneux, Mukherjee Chhandak, Marina Deng, Bruno Neckel Wesling, Lucas Réveil, et al.. Circuit Design Flow dedicated to 3D vertical nanowire FET. IEEE Latin American Electron Devices Conference (LAEDC 2022), Jul 2022, Puebla, Mexico. ⟨10.1109/LAEDC54796.2022.9908233⟩. ⟨hal-03765071⟩
106 Consultations
7 Téléchargements

Altmetric

Partager

More