

## Assessing the insulating properties of an ultrathin SrTiO3 shell grown around GaAs nanowires with molecular beam epitaxy

Nemanja Peric, Thomas Dursap, Jeanne Becdelievre, Maxime Berthe, A. Addad, Pedro Rojo Romeo, Romain Bachelet, Guillaume Saint-Girons, Ophélie Lancry, Sébastien Legendre, et al.

### ▶ To cite this version:

Nemanja Peric, Thomas Dursap, Jeanne Becdelievre, Maxime Berthe, A. Addad, et al.. Assessing the insulating properties of an ultrathin SrTiO3 shell grown around GaAs nanowires with molecular beam epitaxy. Nanotechnology, 2022, 33 (37), pp.375702. 10.1088/1361-6528/ac7576 . hal-03689625

## HAL Id: hal-03689625 https://hal.science/hal-03689625

Submitted on 9 Nov 2022

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Assessing the insulating properties of an ultrathin SrTiO<sub>3</sub> shell grown around GaAs nanowires with molecular beam epitaxy

N. Peric<sup>1</sup>, T. Dursap<sup>2</sup>, J. Becdelievre<sup>2</sup>, M. Berthe<sup>1</sup>, A. Addad<sup>3</sup>, P. Rojo Romeo<sup>2</sup>, R. Bachelet<sup>2</sup>, G. Saint-Girons<sup>2</sup>, O. Lancry<sup>4</sup>, S. Legendre<sup>4</sup>, L. Biadala<sup>1</sup>, J. Penuelas<sup>2</sup>, B. Grandidier<sup>1</sup>

<sup>1</sup> Univ. Lille, CNRS, Centrale Lille, Univ. Polytechnique Hauts-de-France, Junia-ISEN, UMR 8520 - IEMN, F-59000 Lille, France
<sup>2</sup> Institut des Nanotechnologies de Lyon—INL, UMR 5270 CNRS, Université de Lyon, Ecole Centrale de Lyon, 36 Avenue Guy de Collongue, F-69134 Ecully cedex, France
<sup>3</sup> Univ. Lille, CNRS, INRAE, Centrale Lille, UMR 8207 – UMET - Unité Matériaux et Transformations, F-59000, Lille, France
<sup>4</sup> HORIBA FRANCE SAS, 455 avenue Eugène Avinée 59120 Loos / Avenue de la Vauve – Passage Jobin Yvon 91120 Palaiseau, France

E-mail: bruno.grandidier@univ-lille.fr

Received xxxxx Accepted for publication xxxxx Published xxxxx

#### Abstract

We have studied electronic transport in undoped GaAs/SrTiO<sub>3</sub> core-shell nanowires standing on their Si substrate with two-tip scanning tunneling microscopy in ultrahigh vacuum. The resistance profile along the nanowires is proportional to the tip separation with resistances per unit length of a few  $G\Omega/\mu m$ . Examination of the different transport pathways parallel to the nanowire growth axis reveals that the measured resistance is consistent with a conduction along the interfacial states at the GaAs{110} sidewalls or through the slightly-reduced SrTiO<sub>3</sub> shell, the 2 nm-thick SrTiO<sub>3</sub> shell being as much as resistive, despite oxygen deficient growth conditions. The origin of the shell resistivity is discussed in light of the nanowire analysis with transmission electron microscopy and Raman spectroscopy, providing good grounds for the use of SrTiO<sub>3</sub> shells as gate insulators.

Keywords: core-shell nanowire, functional oxides, heterointerface, transport properties, multiple-tip scanning tunneling microscopy

#### 1. Introduction

In recent years, the potential of one-dimensional III-V semiconductor nanowires (NWs) grown by epitaxial methods

has been demonstrated, with material quality comparable to their bulk counterpart, suitable for a large number of unique electronic [1,2] and photonic devices [3,4,5]. There is now a quest to improve the performances of these devices by combining such NWs with other materials, known for reducing the impact of defects or providing additional functionalities. For example, covering InAs NWs with high-k dielectrics benefits to the overall performance of the field effect transistor with an increase of the electron mobility, a larger ratio between the on-state and off-state currents and a higher transconductance [6]. When III-V NWs are embedded in a ferroelectric polymer, a full depletion of the intrinsic carriers is achieved thanks to the high ferroelectric polarization field, resulting in photodetectors with enhanced performances [7,8]. Also, by transferring InP NWs that host a single InAsP quantum dot onto a piezoelectric crystal, the exciton emission of the quantum dot can be tuned based on the strain induced by the polarized crystal [9].

Among the existing functional materials, perovskite oxides are relevant as they exhibit fascinating magnetic, ferroelectric and multiferroic properties [10], and because their growth can be achieved with atomic-layer precision enabling the formation of abrupt oxide heterostructures [11,12,13]. As the quality of the interface is essential in the improvement of the device performances, such results entailed the study of heterointerfaces between oxide materials and III-V semiconductor materials. Theoretical works predicted the existence of a two-dimensional electron gas at different GaAs/oxide interfaces [14,15,16], which can be enhanced or quenched depending on the nature and the density of interfacial point defects [17]. Experimentally, molecular beam epitaxy (MBE) was used to create SrTiO<sub>3</sub>/GaAs heterointerfaces or more complex [18,19,20,21]. Although the growth heterostructures parameters have been optimized to make the interface sharper, like the use of a Ti prelayer to minimize the oxidation of the GaAs(001) surface and to prevent cationic intermixing at the interface [22,23], the growth is still challenging. It has to face with significant structural differences between III-V compounds and perovskite oxides and the rapid oxidation of the crystal surface of III-V semiconductors, which leads to the formation of an amorphous interfacial layer [24]. Therefore, attempts to epitaxially grow a perovskite oxide as a shell around III-V



**Figure 1.** Schematics of the different stages for the growth of GaAs/SrTiO<sub>3</sub> core-shell nanowires.

semiconductor NWs are scarce [25] and the electronic properties of the interface are still unknown.

In order to limit the unintentional oxidation of III-V surfaces, the growth conditions imply a low oxygen partial pressure during the epitaxy of the SrTiO<sub>3</sub> layer. Such conditions favor the formation of oxygen vacancies, which are known to give rise to a n-type electronic conductivity in thin  $SrTiO_3$  epitaxial films [26,27]. In this work, we aim at verifying if the growth of SrTiO<sub>3</sub> shell around undoped GaAs NWs by MBE results in a similar conductivity, albeit the different growth geometry. To avoid any technological processes that could modify the NW properties during the formation of electrical contacts, electrical transport of NWs standing on their Si substrate is studied with two-tip scanning tunneling microscopy in ultrahigh vacuum (UHV). The transport measurements reveal the formation of a low contact resistance and a high NW resistance which is proportional to the NW length. While the core of the NWs is insulating, the magnitude of the measured resistance in the  $G\Omega$  range is consistent with the one obtained in GaAs NWs with oxidized sidewalls. Such a result highlights a conduction along the interfacial states, which are induced by the chemical reactions occuring at the GaAs {110} sidewalls. It indicates that the SrTiO<sub>3</sub> shell is as much resistive as the interfacial pathway. To determine the origin of the shell resistance, high-resolution scanning transmission electron microscopy (STEM) and Raman spectroscopy have been performed. They show the formation of a polycrystalline shell with no detection of oxygen reduction. Such a resistive state of the shell provides an appealing path towards the development of epitaxial perovskite gate insulators around semicondutor NWs.

#### 2. Methods

#### 2.1. Nanowire growth

GaAs/SrTiO<sub>3</sub> NWs were grown on a *n*-doped Si(111) substrate by MBE, as described in Figure 1. Before being introduced in UHV, the epi-ready Si substrate was cleaned for 5 min in ethanol and acetone to remove surface contaminations. The substrate, covered by a 2 nm-thick native oxide layer, was outgassed in UHV for a few minutes

at 200 °C and then heated up to 530 °C. At this temperature, one monolayer of Ga was deposited at a deposition rate of 1.4 Å/s to produce Ga droplets, which decompose the Si native oxide to allow the growth of self-catalyzed GaAs NWs. During the NW growth, the temperature of the sample was 630 °C and the Ga deposition rate was 2.1 Å/s in units of equivalent 2D GaAs growth rate as measured from RHEED oscillations during Ga-limited growth. The As<sub>4</sub> beam equivalent pressure was set at  $3.3 \times 10^{-6}$  Torr which



**Figure 2.** (a) Scanning electron microscopy image of GaAs/SrTiO<sub>3</sub> core-shell nanowires grown on a Si(111) substrate. (b) HAADF STEM image of a GaAs/SrTiO<sub>3</sub> core-shell nanowire and corresponding EDX elemental mappings for gallium, arsenic, oxygen, titanium and strontium respectively.

corresponds to a deposition rate of 3 Å/s as measured from RHEED oscillations during As-limited growth [28]. After 15 min, the Ga shutter was closed and the temperature was decreased down to room temperature under an As<sub>4</sub> flux in order to avoid GaAs decomposition. The sample was transferred, in UHV, to a second MBE reactor where an amorphous SrTiO<sub>3</sub> buffer layer was first grown at 350 °C under low O<sub>2</sub> partial pressure of  $5 \times 10^{-8}$  Torr. Annealing at 550 °C in UHV for 15 min led to the crystallization of the SrTiO<sub>3</sub> buffer layer, ensuring the formation of a relatively sharp interface [25]. The final step consisted in the growth of the rest of the SrTiO3 shell at 550 °C under a O2 partial pressure of  $1 \times 10^{-6}$  Torr. The intended thickness of the shell was limited to 2 nm, so that electrons injected from a metal contact can tunnel through this oxide layer to reach the GaAs core [29]. Finally, the GaAs/SrTiO<sub>3</sub> NWs were capped with a thin As amorphous layer to protect them from reaction with air during their transfer.

A scanning electron microscope (SEM) image of a typical sample is shown in figure 2(a). The NW average length and diameter were 1.2  $\mu$ m and 60 nm respectively. In order to determine the shell thickness, the NWs were first transferred onto a silicon susbtrate, then buried under a layer of hydrogen silsesquioxane (HSQ) and thin slices, perpendicular to the NW main axis, were milled with the use of a focused ion beam machine. High angle annular darf field

scanning electron microscopy (HAADF STEM) was performed concomitantly with energy dispersive X-ray (EDX) elemental mappings. Figure 2(b) clearly shows that the GaAs core is surrounded by a shell with a thickness about 2.0 nm.

#### 2.2. Electrical characterization

The electrical resistance of the NWs was measured with a multiprobe scanning tunneling microscope (STM) working in UHV (Nanoprobe, Omicron Nanotechnology). As the use of good electrical contacts is essential to inject and extract charge carriers into the NWs, tungsten tips were prepared by an electrochemical etching in NaOH and thoroughly annealed in the UHV preparation chamber to remove the thin oxide layer covering the tips. Prior to the measurements, the As capping layer was also removed by annealing the samples at 320 °C in the preparation chamber and monitoring the As desorption with mass spectroscopy. The NWs were kept upright on the Si substrate and the STM tips were



**Figure 4.** Sequence of SEM micrographs of two STM tips contacting a GaAs/SrTiO<sub>3</sub> core-shell nanowire with different separation. (b) Two point *I-V* measurements acquired at the different tip separations. Inset: Full range of current for the smallest tip separation of 0.2 m. (c) Resistance measured from the *I-V* characteristics as a function of the tip separation. The solid-blue line is the best-fitting curve based on the variation of the total resistance R with the contact resistance R<sub>c</sub> the resistivity of the NW  $\rho_{NW}$ , its diameter *r* and length L. Inset: Magnified view close to zero bias to deduce the contact resistance R<sub>c</sub>.

approached under the supervision of a SEM. The STM tips were brought into electrical contact with a NW using the distance regulation of the STM control system. A stable electric contact was achieved by further pushing down the NW in the feedback-off mode. However, great care must be taken to avoid any significant deformation of the NW, as a mechanical stress applied to a GaAs NW is known to affect its resistivity [30]. As shown in Figure 3, the same NW was electrically characterized with two STM tips, tip 2 applying increasing mechanical stress in the middle of the NW. Hence, the NW strongly bends. While the three I-V curves measured for three different tilts of the NW show a linear behavior, the deformation causes a substantial change of the characteristic slope. Therefore, once the first STM tip was connected to the NW, multiple I-V characteristics were performed with less and less pressure applied to the second connected STM tip to make sure that the NW segment between both STM tips was straight, enabling to reach a high reproducibility in strain-free measurements of the conductance. Subsequently, the SEM and the light were turned off and the measurements of the NW resistance was performed with two STM tips and a floating substrate.

For comparison of the electrical resistance, bare GaAs NWs without the SrTiO<sub>3</sub> shell were also interconnected with conventional planar technology. The NWs were deposited on a degenerately doped Si wafer with 2000 nm of a thermally grown SiO<sub>2</sub> layer, where golden marks had been prepared prior the deposition with laser lithography. The marks were used to locate the NWs with a scanning electron microscope and select the appropriate ones for contact processing. After spin-coating the sample with an electron beam sensitive polymer, four 300 nm-thick Cr/Au contacts were defined along the NW using electron beam exposure. This step was followed by a thorough lift-off to get GaAs NWs with clean oxidized sidewalls.

#### 3. Results

Figure 4 shows a sequence of I-V characteristics measured in a GaAs/SrTiO<sub>3</sub> NW for tip separations ranging between 0.2 and 1.8 µm, with negligible bending of the NW segment between both STM tips. The curves are fairly symmetric but deviate from a straight line at high bias, when the tip separation decreases (lower inset of figure 4(b)). While at high bias and small tip separation, the non-linear behavior reflects a space-charged-limited current [31,32], we focus on the intermediate bias range  $|V| \leq 1V$ , where all I-Vare linear and can be fitted with a straight line. The slope of the line provides the total resistance, which involves the resistance of the NW and the contact resistances between the NW and the STM tips. Based on the SEM images of figure 4(a), the section of the NW is assumed to be constant along the growth axis within the range of the tip separations which were considered here. Hence, the resistance of the NW is expected to vary linearly with its length. This result is consistent with the data points shown in figure 4(c), where a best fit yields a resistance per unit length of 9 G $\Omega/\mu m$ . Extrapolation to zero electrode separation gives a contact resistance of ~60 M $\Omega$ , as seen in the inset of figure 4(c). This value is much smaller than the total resistance of the NW, concurring with the predominance of the NW resistance over the total resistance.



**Figure 5.** Variation of the resistance as a function of the tip separation for 6 different GaAs/SrTiO<sub>3</sub> core-shell nanowires. The resistances are compared with the 4-probe resistances of three GaAs nanowires with native oxide sidewalls for a separation between the potential probes of 1 $\mu$ m. These three GaAs nanowires shown in the upper inset were contacted with access-electrodes patterned using ebeam lithography. (b) Schematics of a GaAs/SrTiO<sub>3</sub> core-shell nanowire contacted with two tips which shows three conductance channels: (1) through the GaAs core, (2) at the GaAs/SrTiO<sub>3</sub> interface, (3) through the SrTiO<sub>3</sub> shell and along its surface.

Similar I-V characteristics were measured for 6 NWs. When the variation of the corresponding resistance is plotted as a function of the tip separations, as seen in Figure 5(a), a reproducible behavior is found: the total resistance increases linearly with the length of the NWs. The majority of the NWs show a high resistance per unit length of a few  $G\Omega/\mu m$ , although one of them steps out from this range with a higher resistance per unit length. This resistance is very high in comparison with the resistance found in ultra-thin SrTiO<sub>3</sub> film grown on Si or GaAs [27,33]. Indeed, three different charge transport pathways have to be considered: 1) through the GaAs core, 2) at the GaAs/SrTiO<sub>3</sub> interface and 3) through the SrTiO<sub>3</sub> shell and along its surface. These channels being in parallel between the source tip and the ground tip (figure 5b), the NW resistance is obtained from the inverse of the algebraic sum of the reciprocal value of each of the resistance.

The GaAs core is nominally undoped, but residual impurities in the growth chamber can produce an unintentional doping [34,35]. Based on the Hall measurements of reference thin film samples, we estimate a residual hole concentration between  $5 \times 10^{15}$  and  $1 \times 10^{16}$  cm<sup>-3</sup> in the core. Assuming a mobility about tens of cm<sup>2</sup>.V<sup>-1</sup>.s<sup>-1</sup> [36] or smaller, due to the presence of twin planes and stacking faults, as seen in the STEM image of figure 6a, resistances per unit length in the G $\Omega$ / m range can be obtained, similar to the mesured resistances. However, the absence of photoluminescence in the GaAs/SrTiO<sub>3</sub> NWs

indicates the presence of numerous interfacial defects [25]. They are either caused by the oxidation of the GaAs sidewalls during the growth of the  $SrTiO_3$  shell or the interdiffusion of metallic species into the GaAs core. These defects are likely to pin the Fermi level midgap, leading to the full depletion of the core [37,38]. Hence, the resistance of the core increases by a few order of magnitude and makes the core insulating [39].

The second channel consists of the GaAs/SrTiO<sub>3</sub> interface. While we are not aware of any theoretical study of the electronic properties of the GaAs (110) /SrTiO<sub>3</sub> interface, the existence of Ga-O bonds has been predicted to give rise to a type I heterostructure for the GaAs (100) /SrTiO<sub>3</sub> interface [Erreur ! Signet non défini.]. Such a band alignment prevents the formation of an accumulation layer at the interface in the SrTiO<sub>3</sub> shell. But the existence of interfacial states caused by the oxidation of the GaAs sidewalls could support a measured resistance per unit length of a few  $G\Omega/\mu m$  [39,40]. To assess the electrical contribution of the interface to the transport, the resistance of GaAs NWs contacted with access electrodes patterned with e-beam lithography was measured. For such NWs, the sidewalls consist of a native oxide. As seen in figure 5(a), the resistances of both types of NWs are in the same range, corresponding to the resistances typically measured on semiinsulating GaAs wafers with oxidized surfaces [41,42]. Although the two-step growth process to grow the SrTiO<sub>3</sub> shell minimizes the formation of an amorphous oxide layer on the {110} sidewalls of the GaAs core, it does not prevent the oxidation of the Ga and As surface atoms, as found by Xray photoelectron spectroscopy [25]. Hence, the oxidation of the GaAs sidewalls leads to the formation of interfacial states with a density high enough to account for the measured conduction. Moreover, Ti is known to react with GaAs to form an intermetallic compound Ga<sub>x</sub>Ti<sub>y</sub> [43], which could also give rise to conducting interfacial states.

Therefore, the resistance of the shell is either of the same order of magnitude than the resistance of the GaAs/SrTiO<sub>3</sub> interface or even higher, in significant contrast with the ntype conductivity found in SrTiO<sub>3</sub> thin films [26,44]. For comparison, considering a conduction only through the SrTiO<sub>3</sub> shell with 10 G $\Omega/\mu m$ , the equivalent resistivity would be around 200  $\Omega$  cm with a large sheet resistance of 1 G $\Omega$ /sq, corresponding to a low carrier density of a few 10<sup>15</sup> cm<sup>-3</sup> with low 10<sup>-5</sup> at.% of oxygen vacancies [45], which is reasonable with these growth conditions. As the resistance depends on the crystal quality of the material, the morphology of the shell was investigated with highresolution STEM. Figure 6 shows two representative highresolution STEM images of the GaAs/SrTiO<sub>3</sub> interface. The shell is unambigously identified based on its distinct crystal structure with respect to the GaAs core. In some regions (figure 6(a)), it appears to be continuous and shows the

intended thickness of 2 nm, whereas in other regions (figure 6(b)), the shell consists of connected SrTiO<sub>3</sub> nanocrystallites with different orientations, consistent with previous observations [**Erreur** ! Signet non défini.].



**Figure 6.** (a-b) Two examples of crystal structures observed with STEM for the SrTiO<sub>3</sub> shell. (c) Raman spectroscopy performed on cleaved GaAs/SrTiO<sub>3</sub> core-shell nanowires that were dispersed on a Si substrate. The vertical segments indicate phonon modes corresponding to the GaAs core and the SrTiO<sub>3</sub> shell. The transverse and longitudinal optical phonon modes in GaAs and their overtone are labelled TO and LO respectively.

This polycrystalline nature of the shell around the whole core of the NW is confirmed by the examination of cleaved NWs lying flat on a Si substrate with Raman spectroscopy. As shown in figure 6(c), while the most intense peaks correspond to the longitudinal (LO) and transverse optical (TO) phonon lines of the Si substrate (LO-TO at 520 cm<sup>-1</sup>, 2TO at 960 cm<sup>-1</sup>) [46] and the GaAs core (TO at 266 cm<sup>-1</sup>, LO at 290 cm<sup>-1</sup>, 2TO at 532 cm<sup>-1</sup> and 2LO at 580 cm<sup>-1</sup>) [47,48], small peaks are measured in between. We attribute them to phonon lines of the SrTiO<sub>3</sub> shell. Although bulk SrTiO<sub>3</sub> has no first-order Raman fingerprint due to its cubic perovskite structure, a wealth of second order peaks exist [49]. Moreover, with the small thickness of the shell and the existence of defects, the inversion symmetry of the crystal is broken and can lead to the occurrence of first-order phonon lines [50]. As several peaks are detected (332 cm<sup>-1</sup>, 372 cm<sup>-1</sup>, 424 cm<sup>-1</sup>, 625 cm<sup>-1</sup>) with wave numbers that are not found in single phase of SrTiO<sub>3</sub>, we believe that the different phonon lines reflect the polycrystallinity of the shell in agreement with the Raman spectra obtained for nanocrystalline SrTiO3 powders [51,52,53,54]. From the absence of peaks at 700 cm<sup>-</sup>

<sup>1</sup> [55], we also confirm that the degree of oxygen reduction, which could occur due to the growth conditions, is small, making the shell barely doped with oxygen vacancies. Therefore, the grainy polycrystalline nature of the shell limits the electron mobility to values much lower than the single crystal mobility of ~10 cm<sup>2</sup>/V.s [56,57]. Such a low mobility (<0.1 cm<sup>2</sup>/V.s) combined with electron concentration much smaller than 10<sup>18</sup> cm<sup>-3</sup> yields resistances for a 2 nm-thick shell which are higher than the measured resistances in the GΩ range.

While transport along the GaAs/SrTiO<sub>3</sub> interface and through the shell accounts for the resistance of the NWs, a conduction on the surface of the shell cannot be excluded. For single  $SrTiO_3$  nanocubes with 6 square {100} facets and sizes ranging between 200 nm and a few micrometers, recent two-probe electrical measurements have shown that the nanocrystals were not conductive for bias below 15 V [58]. But, performing the same measurements on truncated nanocubes revealed a surface transport, the current depending on the orientations of the facets around the truncated nanocrystals. Similar currents as the ones measured in figure 4(b) were obtained, suggesting that the surface of the shell might be responsible for the measured resistance. In contrast to these single crystals, the shell of the NWs is highly granular, leading to a less efficient hopping conduction. Therefore, based on the grainy polycrystalline nature of the shell, we rule out a surface conduction efficient enough to account for the measured resistance.

#### 4. Conclusion

Two-tip transport measurements of as-grown undoped GaAs/SrTiO<sub>3</sub> core-shell NWs yield resistances per unit length of a few  $G\Omega/\mu m$ . These values are consistent with an electrical transport along the heterointerface or through the slightly reduced SrTiO<sub>3</sub> shell although of high resistance. In the case of a conduction along the heterointerface, we attribute its physical origin to the presence of a high density of interfacial states which are caused by the oxidation of the GaAs{110} sidewalls and, to a lesser extent, by the formation of intermetallic TiGa compounds. The electrical resistance of the shell has a magnitude similar or higher than the resistance provided by the GaAs/SrTiO<sub>3</sub> interface. This result is in contrast to previous studies on reduced thin SrTiO<sub>3</sub> films, which are highly conducting due to a significant accumulation of electrons. As the electron concentration depends on the excess of oxygen vacancies, we believe that the polycrystalline nature of the shell and the proximity of the GaAs interface strongly limits the formation of oxygen vacancies in the shell. Such an effect gives rise to a highly resistive shell, which, if better controlled, could be of interest when used as a gate insulator in III-V field effect transistors or to further grow functional oxide layers.

#### Acknowledgements

This study was financially supported by the European Community's H2020 Program (Grant No. PITN-GA-2016-722176, "Indeed" Project), the EQUIPEX program Excelsior (Grant No. ANR-11-EQPX-0015), the IEMN PCMP-PCP platform of the RENATECH network.

#### References

- Tomioka K, Yoshimura M, Fukui T 2012 A III–V nanowire channel on silicon for high-performance vertical transistors *Nature* 488 189-192
- [2] Zhang C, Li X 2015 III–V nanowire transistors for low-power logic applications: a review and outlook. *IEEE Trans. Electron Devices* 63 223-234
- [3] Gibson S J, van Kasteren B, Tekcan B, Cui Y, van Dam D, Haverkort J E, Bakkers E P A M, Reimer M E 2019 Tapered InP nanowire arrays for efficient broadband high-speed single-photon detection *Nat. Nanotechnology* 14 473-479
- [4] Mauthe S, Baumgartner Y, Sousa M, Ding Q, Rossell M D, Schenk A, Czornomaz L, Moselund K E 2020 High-speed III-V nanowire photodetector monolithically integrated on Si *Nat. Commun.* **11** 1-7
- [5] Takiguchi M, Sasaki S, Tateno K, Chen, E, Nozaki K, Sergent S, Kuromachi E, Zhang G, Shinya A, Notomi M 2020 Hybrid nanowire photodetector integrated in a silicon photonic crystal ACS Photonics 7 3467-3473
- [6] Li T, Shen R, Sun M, Pan D, Zhang J, Xu J, Zhao J, Chen Q 2018 Improving the electrical properties of InAs nanowire field effect transistors by covering them with Y<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> layers *Nanoscale* **10** 18492-18501
- [7] Zheng D, Wang J, Hu W, Liao L, Fang H, Guo N, Wang P, Gong F, Wang X, Fan Z, Wu X, Meng X, Chen X, Lu W 2016 When nanowires meet ultrahigh ferroelectric field–highperformance full-depleted nanowire photodetectors *Nano Lett.* 16 2548-2555
- [8] Zhang X, Huang H, Yao X, Li Z, Zhou C, Zhang , Chen P, Fu L, Zhou X, Wang J, Hu W, Lu W, Zou J, Tan H H, Jagadish C 2019 Ultrasensitive mid-wavelength infrared photodetection based on a single InAs nanowire ACS nano 13 3492-3499
- [9] Chen Y, Zadeh I E, Jöns K D, Fognini A, Reimer M E, Zhang J, Dalacu D, Poole P J, Ding F, Zwiller V, Schmidt O G 2016 Controlling the exciton energy of a nanowire quantum dot by strain fields *Appl. Phys. Lett.* **108** 182103
- [10] Martin L W, Chu Y H, Ramesh R J M S 2010 Advances in the growth and characterization of magnetic, ferroelectric, and multiferroic oxide thin films *Mater. Sci. Eng. R Rep.* 68 89-133

- [11] McKee R A, Walker F J, Chisholm M F 1998 Crystalline oxides on silicon: the first five monolayers *Phys. Rev. Lett.* 81 3014
- [12] Mannhart J, Schlom D G 2010 Oxide interfaces—an opportunity for electronics *Science* 327 5973
- [13] Saint-Girons G, Bachelet R, Moalla R, Meunier B, Louahadj L, Canut B, Carretero-Genevrier A, Gazquez J, Regreny P, Botella C, Penuelas J, Silly M G, Sirotti F, Grenet G 2016
  Epitaxy of SrTiO<sub>3</sub> on silicon: the knitting machine strategy *Chem. Mater.* 28 5347-5355
- [14] Bottin F, Finocchi F 2007 SrTiO<sub>3</sub> substrates capped with a GaAs monolayer: An ab initio study *Phys. Rev. B* 76 165427
- [15] Yuan M, Wang J, Pu L, Tang G, Guo S 2016 Metallic behavior of GaAs/BaTiO<sub>3</sub> heterostructure *EPL* 115 16001
- [16] Wang, J., Xue, M., Liu, H., Yuan, M., Bai, D., Tang, G., Zhang J, Stampfl C 2019 Stability and band offsets between GaAs semiconductor and CeO<sub>2</sub> gate dielectric. *AIP Adv.* 9 025117
- [17] Hong L, Bhatnagar K, Droopad R, Klie R F, Öğüt S 2017 Atomic-scale structural and electronic properties of SrTiO<sub>3</sub>/GaAs interfaces: A combined STEM-EELS and firstprinciples study *Phys. Rev. B* 96, 035311
- [18] Liang Y, Kulik J, Eschrich T C, Droopad R, Yu Z, Maniar P 2004 Band alignment at epitaxial SrTiO<sub>3</sub>–GaAs (001) heterojunction *Appl. Phys. Lett.* **85** 1217-1219
- [19] Liang Y, Curless J, McCready D 2005 Band alignment at epitaxial SrTiO<sub>3</sub>–GaAs (001) heterojunction *Appl. Phys. Lett.* 86 082905
- [20] Contreras-Guerrero R, Veazey J P, Levy J, Droopad R 2013 Properties of epitaxial BaTiO3 deposited on GaAs Appl. Phys. Lett. 102 012907
- [21] Louahadj L, Bachelet R, Regreny P, Largeau L, Dubourdieu C, Saint-Girons G 2014 Molecular beam epitaxy of SrTiO<sub>3</sub> on GaAs (001): GaAs surface treatment and structural characterization of the oxide layer *Thin Solid Films* 563 2-5
- [22] Qiao Q, Klie R F, Öğüt S, Idrobo J C 2012 Atomic and electronic structures of SrTiO<sub>3</sub>/GaAs heterointerfaces: An 80kV atomic-resolution electron energy-loss spectroscopy study *Phys. Rev. B* 85 165406
- [23] Meunier B, Bachelet R, Grenet G, Botella C, Regreny P, Largeau, Penuelas J, Saint-Girons G 2016 The role of titanium at the SrTiO<sub>3</sub>/GaAs epitaxial interface *J. Cryst. Growth* 433 139-142.
- [24] Mazet L, Yang S M, Kalinin S V, Schamm-Chardon S, Dubourdieu C 2015 A review of molecular beam epitaxy of ferroelectric BaTiO<sub>3</sub> films on Si, Ge and GaAs substrates and their applications *Sci. Technol. Adv. Mater.* **16** 1607-1611
- [25] Guan X, Becdelievre J, Meunier B, Benali A, Saint-Girons G, Bachelet R, Regreny P, Botella C, Grenet G, Blanchard N P,

Jaurand X, Silly M G, Sirotti F, Chauvin N, Gendry M, Penuelas J 2016 GaAs core/SrTiO<sub>3</sub> shell nanowires grown by molecular beam epitaxy *Nano Lett.* **16** 2393-2399

- [26] De Souza R A, Gunkel F, Hoffmann-Eifert S, Dittmann R 2014 Finite-size versus interface-proximity effects in thin-film epitaxial SrTiO<sub>3</sub> Phys. Rev. B 89 241401
- [27] Zhang L, Wang Y, Engel-Herbert R 2016 Improving the structural quality and electrical resistance of SrTiO<sub>3</sub> thin films on Si (001) via a two-step anneal *J. Appl. Phys.* **119** 045301
- [28] Rudolph D, Hertenberger S, Bolte S, Paosangthong W, Spirkoska D, Döblinger M, Bichler M, Finley J J, Abstreiter G, Koblmüller G 2011 Direct observation of a noncatalytic growth regime for GaAs nanowires *Nano Lett.* **11** 3848-3854.
- [29] Hu J, Saraswat K C, Philip Wong H S 2011 Metal/III-V effective barrier height tuning using atomic layer deposition of high-κ/high-κ bilayer interfaces *Appl. Phys. Lett.* 99 092107
- [30] Korte S, Steidl M, Prost W, Cherepanov V, Voigtländer B, Zhao W, Kleinschmidt P, Hannappel T 2013 Resistance and dopant profiling along freestanding GaAs nanowires *Appl. Phys. Lett.* **103** 143104
- [31] Schricker A D, Davidson III F M, Wiacek R J, Korgel B A 2006 Space charge limited currents and trap concentrations in GaAs nanowires *Nanotechnology* 17 2681
- [32] Talin A A, Léonard F, Swartzentruber B S, Wang X, Hersee S D 2008 Unusually strong space-charge-limited current in thin wires *Phys. Rev. Lett.* **101** 076802
- [33] Kornblum L, Faucher J, Morales-Acosta M D, Lee M L, Ahn C H, Walker F J 2018 Oxide heterostructures for high density 2D electron gases on GaAs J. Appl. Phys. 123 025302
- [34] Jadczak J, Plochocka P, Mitioglu A, Breslavetz I, Royo M, Bertoni A, Goldoni G, Smolenski T, Kossacki P, Kretinin A, Shtrikman H, Maude D K 2014 Unintentional high-density ptype modulation doping of a GaAs/AlAs core–multishell nanowire *Nano Lett.* 14 2807-2814
- [35] Goktas N I, Fiordaliso E M, LaPierre R R 2018 Doping assessment in GaAs nanowires. *Nanotechnology* 29 234001
- [36] Ketterer B, Uccelli E, Fontcuberta i Morral A 2012 Mobility and carrier density in p-type GaAs nanowires measured by transmission Raman spectroscopy *Nanoscale* 4 1789-1793
- [37] Gutsche C, Regolin I, Blekker K, Lysov A, Prost W, Tegude F J 2009 Controllable p-type doping of GaAs nanowires during vapor-liquid-solid growth J. Appl. Phys. 105 024305
- [38] Chia A C, LaPierre R R 2012 Analytical model of surface depletion in GaAs nanowires *J. Appl. Phys.* **112** 063705
- [39] Miccoli I, Edler F, Pfnür H, Tegenkamp C, Prete P, Lovergine N 2015 Surface-mediated electrical transport in single GaAs nanowires. 1st Workshop on Nanotechnology in

Instrumentation and Measurement (NANOFIM) (pp. 136-140)

- [40] Korte S, Nägelein A, Steidl M, Prost W, Cherepanov V, Kleinschmidt P, Hannapel T, Voigtländer B 2019 Charge transport in GaAs nanowires: interplay between conductivity through the interior and surface conductivity. J. Phys. Condens. Matter **31** 074004
- [41] Mareš J J, Krištofik J, Šmíd V, Zeman J 1986 On the dc conductivity in semi-insulating GaAs Solid State Commun. 60 275-276
- [42] Hsieh P L, Wu S H, Liang T Y, Chen L J, Huang M H 2020 GaAs wafers possessing facet-dependent electrical conductivity properties *J Mater. Chem. C* 8 5456-5460
- [43] Meunier B, Bachelet R, Grenet G, Botella C, Regreny P, Largeau L, Penuelas J, Saint-Girons G 2016 The role of titanium at the SrTiO<sub>3</sub>/GaAs epitaxial interface J. Cryst. Growth 433 139-142
- [44] Ohly C, Hoffmann-Eifert S, Guo X, Schubert J, Waser R 2006 Electrical conductivity of epitaxial SrTiO<sub>3</sub> thin films as a function of oxygen partial pressure and temperature *J. Am. Ceram. Soc.* 89 2845-2852
- [45] Spinelli A, Torija M A, Liu C, Jan C and Leighton C 2010 Electronic transport in doped SrTiO<sub>3</sub>: conduction mechanisms and potential applications *Phys. Rev. B* 81, 155110
- [46] Renucci J B, Tyte R N, Cardona M 1975 Resonant Raman scattering in silicon Phys. Rev. B 11 3885
- [47] Zardo I, Conesa-Boj S, Peiro F, Morante J R, Arbiol J, Uccelli E, Abstreiter G, Fontcuberta i Morral A F 2009 Raman spectroscopy of wurtzite and zinc-blende GaAs nanowires: polarization dependence, selection rules, and strain effects. *Phys. Rev. B* 80 245324
- [48] Brewster M, Schimek O, Reich S, Gradečak S 2009 Excitonphonon coupling in individual GaAs nanowires studied using resonant Raman spectroscopy *Phys. Rev. B* 80 201314
- [49] Nilsen W G, Skinner J G 1968 Raman spectrum of strontium titanate J. Chem. Phys. 48 2240-2248
- [50] Hadj Youssef A, Zhang J, Ehteshami A, Kolhatkar G, Dab C, Berthomieu D, Merlen A, Légaré F, Ruediger A 2021 Symmetry-Forbidden-Mode Detection in SrTiO<sub>3</sub> Nanoislands with Tip-Enhanced Raman Spectroscopy J. Phys. Chem. C 125 6200-6208
- [51] Rabuffetti F A, Kim H S, Enterkin J A, Wang Y, Lanier C H, Marks L D, Poeppelmeier R, Stair P C 2008 Synthesisdependent first-order Raman scattering in SrTiO<sub>3</sub> nanocubes at room temperature *Chem. Mater.* 20 5628-5635
- [52] Souza A E, Santos G T A, Barra B C, Macedo Jr W D, Teixeira S R, Santos C M, Senos O R, Amaral L, Longo E 2012 Photoluminescence of SrTiO<sub>3</sub>: influence of particle size and morphology *Cryst. Growth Des.* **12** 5671-5679

- [53] Živojinović J, Pavlović V P, Kosanović D, Marković S, Krstić J, Blagojević V A, Pavlović V B 2017 The influence of mechanical activation on structural evolution of nanocrystalline SrTiO<sub>3</sub> powders J. Alloys Compd. 695 863-870
- [54] Devi N Y, Rajasekaran P, Vijayakumar K, Nedunchezhian A A, Sidharth D, Anbalagan G, Arivanandhan M, Jayavel R 2020. Enhancement of thermoelectric power factor of hydrothermally synthesised SrTiO<sub>3</sub> nanostructures. *Mater. Res. Express* **7** 015094
- [55] Tenne D A, Gonenli I E, Soukiassian A, Schlom D G, Nakhmanson S M, Rabe K M, Xi X X 2007 Raman study of oxygen reduced and re-oxidized strontium titanate *Phys. Rev. B* 76 024303
- [56] Ohta S, Ohta H, Koumoto K 2006 Grain size dependence of thermoelectric performance of Nb-doped SrTiO<sub>3</sub> polycrystals *J. Ceram Soc. Jpn.* **114** 102-105
- [57] Tufte O N, Chapman P W 1967 Electron mobility in semiconducting strontium titanate *Phys. Rev.* 155 796
- [58] Hsieh P L, Madasu M, Hsiao C H, Peng Y W, Chen L J, Huang M H 2021 Facet-dependent and adjacent facet-related electrical conductivity properties of SrTiO<sub>3</sub> crystals. J. Phys. Chem. C 125 10051-10056