

## UHF RFID Tag Robustness

E Bergeret, Thibaut Deleruyelle, P Pannier, J Gaubert

### ▶ To cite this version:

E Bergeret, Thibaut Deleruyelle, P Pannier, J Gaubert. UHF RFID Tag Robustness. URSI General Assembly, Aug 2008, Chicago, United States. hal-03638682

### HAL Id: hal-03638682 https://hal.science/hal-03638682v1

Submitted on 12 Apr 2022

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. See discussions, stats, and author profiles for this publication at: https://www.researchgate.net/publication/255593063

# UHF RFID Tag Robustness

Article · January 2008

| CITATIONS                                                                           |                                                                                             | reads<br>145 |                                                                                               |  |  |
|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------|--|--|
| 4 authors, including:                                                               |                                                                                             |              |                                                                                               |  |  |
|                                                                                     | E. Bergeret<br>Université Clermont Auvergne<br>60 PUBLICATIONS 443 CITATIONS<br>SEE PROFILE | ٩            | Philippe Pannier         Aix-Marseille Université         93 PUBLICATIONS         SEE PROFILE |  |  |
| Some of the authors of this publication are also working on these related projects: |                                                                                             |              |                                                                                               |  |  |

Project organic electronic View project
Project Collaboration CEA LITEN / IM2NP View project

#### **UHF RFID Tag Robustness**

E. Bergeret<sup>1</sup>, <u>T.Deleruyelle</u>, P. Pannier, J. Gaubert

<sup>1</sup>IM2NP UMR 6242 CNRS, Universités d'Aix-Marseille Site Polytech' Marseille 38, rue Joliot Curie F – 13451 Marseille Cedex 20 email : emmanuel.bergeret@l2mp.fr, thibaut.deleruyelle@l2mp.fr

#### Abstract

RFID systems (radio frequency identification) purpose is to transmit information between a reader and a passive receiver distant of few meters. The receiver or tag is powered by the conversion of the incident wave in a dc voltage. The amplitude of the wave decreases rapidly with distance and makes it necessary to use a RF / DC converter. The converter generates a continuous voltage higher than the incoming voltage amplitude. This study presents the impacts of some of the most fluent parameters on the effectiveness of multipliers RF / DC and on the antenna mismatch.

#### 1. Introduction

The circuit is composed of three distinct parts, each representing about one-third of the total surface of the chip (for the chips that meet the EPC Gen2 standard with a memory of 400 to 500 bits)

- The analog part, it includes the converter RF / DC, the voltage regulator with a reference oscillator and the receiver, and a block to the start and stop of the circuit depending on the strength of field (POR: Power On Reset).
- Digital, it handles the protocol and commands all the functions of the tag. It represents 15000 logic gates.
- The plan memory, its size is not limited by the EPC standard; however UHF products currently contained with a small map memory. It incorporates a portion analog high voltage needed to writing in the EEPROM cells The architecture of the tag is shown in figure I.



Fig. 1 UHF RFID system

Fig.2 RFID multiplier

The configuration is close to the HF circuit. However, some important differences are worth noting. First, there's no matching circuit in IC. The antenna is designed to ensure impedance close to the conjugate impedance of the chip, so, matching networks are unnecessary. Second, in UHF RFID, the IC recovers power thanks to a voltage multiplier circuit. Indeed, received waves are too low to permit the rectifier to power the circuit. That's why a multiplier is used to increase the voltage. So it's crucial to warranty the system functionality. Its effectiveness directly affects the scope of the system: lower is the power for which it is able to deliver the voltage needed, longer is the range of the system. In this kind of circuit, an architecture based diodes or MOS transistor predominates, it is represented on figure 2.

The design of these circuits is subject to significant constraints. Paradoxically, the design parameters which affect the performance are often poorly defined. In this context the use of an analytical model allows to quickly determine the best design solution [1, 2]. However, as the conception of voltage multipliers is very sensitive, corners simulations have to be done in order to evaluate the robustness of the best solution. These corners simulations can consume huge time and prove that the chosen solution is not stable enough. In this study, the impact of variation in the fabrication process is discussed, the aims is to find the best and most robust solution in face of process variation for the chip or the antenna.

#### 2. Multiplier's key parameters

The IC input impedance depends mainly of multiplier's design parameters such as Schottky size or number of stages. In fact, three elements are connected to the antenna pad and influence chip input impedance: the input pad, the ESD circuits and the multiplier.

#### 2.1. Multiplier model

The input impedance of an integrated multiplier circuit is capacitive. An antenna with inductive impedance is generally used to achieve a power matching [3]. The equivalent circuit including the antenna and the tag input at the fundamental frequency of the incident RF wave is given in figure 3. The input impedance (Zchip) of the chip is composed of  $R_{IC}$  and  $C_{IC}$ , which are non-linear functions of the magnitude of the input voltage Vrf.



Fig. 4 One multiplier stage equivalent circuit

For the multiplier shown in fig.2, it has been established in previous study [4], that the current can be expressed in term of modified Bessel functions series:

$$I_{D} \approx I_{s} \left[ \exp\left(\frac{Vd}{n_{i}.vt}\right) \left( B_{0}\left(\frac{|V_{rf}|}{n_{i}.vt}\right) + 2\sum B_{n}\left(\frac{|V_{rf}|}{n_{i}.vt}\right) \cdot \cos(n\omega t) \right) \right]$$
(1)  
= $I_{DC} + \sum Id_{n}\cos(n\omega t)$ 

 $B_n$  are Bessel functions. The voltage applied on each diode called *Vd* can be expressed in function of multiplier output voltage and number of multiplier stages (N):

$$V_d = \frac{-V_{DC}}{2.N} \tag{2}$$

So for a fixed IDC and VDC, this equation can be solved numerically to get the value of incident voltage |Vrf| with. The expression of the first harmonic can then be calculated. And then the non-linear resistive part of each diodes impedance at first harmonic can be computed for a given  $V_{rf}$  input voltage magnitude:

$$Rd = \left| V_{rf} \right| / \left| Id_1 \right| \tag{3}$$

Considering the multiplier topology for each stages, and if the impedance of the capacitors Cm is large enough to be negligible around 900 MHz, each impedance stage can be calculated with the equivalent circuit given on Fig. 4. On this circuit, substrate losses are taken into account by the network Rs, Cs.

Substrate losses are in parallel with the diode equivalent circuit Rd Cd. The complete chip input impedance including the input pads and the ESD protection circuit is given in Eq 4. ESD and pads effects are negligible on the resistive part of the IC impedance. However, they must be taken into account on the imaginary part of the input impedance.

$$R_{IC} = \frac{1}{2N} \frac{Rd \cdot Rs}{Rd + Rs} \qquad C_{IC} = 2N \cdot (Cd + Cs) + Cpad + C_{ESD}$$
(4)

The maximum power transfer between antenna and chip is obtained under matching condition. It is possible to determine antenna impedance corresponding to the computed chip impedance thanks to Eq 5:

$$Z_{ANT} = Z_{IC}^* \tag{5}$$

Thanks to this model, we can determine the first harmonic impedance, the input power to reach a fixed operating point ( $V_{DC}$ ,  $I_{DC}$ ) and the efficiency of the multiplier.

$$P_{IN} = \left| V_{rf} \right|^2 / 2R_{IC} \qquad \eta = P_{OUT} / P_{IN} \tag{6}$$

The model allows determining main multiplier characteristic: input impedance and efficiency versus design and process parameters. Then, with this tool once the best design solutions was selected, its robustness can be evaluated thanks to a variation of process input parameters.

#### 2.2. Results and robustness on the chip

Thanks to the model, main design parameters can be computed for a selected technology: Fig. 5 shows the diodes surfaces have to be chosen as small as possible and the number of stages reduce to the minimum.



However, if this choice of diodes sizes and number of stages seems to be optimal, this result mainly depends on process parameters such as Is, Rs, and Cs. In order to estimate the impact of process deviation, a variation of 10% is applied on technologies parameters.

First studied parameter is the loss capacitance, called Cs in the model; result on 10% variation for a one stage multiplier is presented in figure 6. This variations leads to an important imprecision on the efficiency ( $\pm 8\%$ ), moreover a part of received power will be wasted due to the mismatch. Indeed antennas have fixed impedance and if it is matched to standard chip impedance process variation will be ignored and antenna and chip would be mismatched.

On Table 1, results on process variation for different parameters are presented. From these results many guidelines for robust design appear:

- increasing the number of multiplier stages decreases the efficiency variations
- The imaginary part of the matched antenna is robust versus process variation
- The saturation courant of diodes has less impact on performance than subtract losses ( Rs and Is)

| Number of stages | Variation     | R <sub>ant</sub> | L <sub>ant</sub> | Efficiency |
|------------------|---------------|------------------|------------------|------------|
| N=1              | Rsub ±10%     | $\pm 4\%$        | <1%              | ±10%       |
| N=1              | Csub ±10%     | ±6.33%           | <1%              | $\pm 8\%$  |
| N=1              | Is ±10%       | <1%              | <1%              | <1%        |
| N=3              | Rsub ±10%     | ±2.5%            | <1%              | $\pm 6\%$  |
| N=3              | Csub ±10%     | ±1.4%            | ±2%              | ±5%        |
| N=3              | Is ±10%       | <1%              | <1%              | ±0.6%      |
| N=5              | Rsub ±10%     | ±2%              | <1%              |            |
| N=5              | Csub ±10%     | ±1.2%            | ±2.5%            | ±3.8%      |
| N=5              | $Is \pm 10\%$ | <1%              | <1%              | ±0.7%      |

Table 1: Impact on multiplier of  $\pm 10\%$  variation on process parameters for different number of stages

These results lead to a modification in the design methodology of a RFID chip, the key design parameter can be selected not only for their performances but also for their sensitivity on process variation.

#### 3. Complete System robustness

Once a chip solution has been selected with minimum shift on the input impedance, a matched antenna has to be designed. Due to the chip impedance, the antenna need to be very inductive with a very low resistance as presented in [5]. An antenna topology has been chosen to be adapted on the circuit impedance (Fig 7). Once the design finished a sensibility study is done on some of the antenna's parameters (table2) in order to estimate the robustness of the matching between chip and antenna.



| N° | Name | Value(mm) |
|----|------|-----------|
| 1  | LFR4 | 90        |
| 2  | WFR4 | 14        |
| 3  | W1   | 2         |
| 4  | W2   | 2         |
| 5  | L1   | 6.9       |
| 6  | W4   | 1.5       |
| 7  | L2   | 10        |
| 8  | L3   | 88.2      |

Table 2: Impact on antenna impedance of  $\pm 5\%$  variation on antenna's parameter

|                             | R <sub>ant</sub> maximum variation | L <sub>ant</sub> maximum variation |
|-----------------------------|------------------------------------|------------------------------------|
| <b>E</b> <sub>r</sub> ±5%   | 6.33%                              | 1.8%                               |
| T(metal tickness) $\pm 5\%$ | 3.8%                               | 1.3%                               |
| W (line width) $\pm 5\%$    | 15%                                | 3%                                 |

As for the chip, the imaginary part seems to be the most robust parameters on the antenna. Owing to the very low resistance of the RFID chip, variations about few ohms on the antenna's impedance involve great mismatch on complete system. So, the real part of the antenna's impedance is very sensitive to variation especially on line width.

#### 4. Conclusion

This study showed the sensitivity of a tag to the fabrication process and guidelines are presented to increase the total system robustness. The most critic parameter to control is the real part of the chip and antenna. This parameter is very sensitive on chip and antenna variations, with a difference respectively about 4 to 15% on antenna and up to 6.3% on chip. A simple way to increase chip stability is to increase the number of stages, with considering that the efficiency do not become to small. Increasing the tag robustness is very important in RFID applications in which chip must be very low cost and operating of an important number of tag, should be preferred to the performance of a few.

#### 5. References

- J. P. Curty, N. Joehl, F. Krummenacher, C. Dehollain, and M. J. Declercq, "A model for mu -power rectifier analysis and design," *IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications*, vol. 52, pp. 2771-9, 2005.
- [2] E. Bergeret, J. Gaubert, P. Pannier, and J. M. Gaultier, "Modeling and Design of CMOS UHF Voltage Multiplier for RFID in an EEPROM Compatible Process," *Circuits and Systems II: Express Briefs, IEEE Transactions on*, vol. 54, pp. 833, 2007.
- [3] P. V. Nikitin, K. V. S. Rao, S. F. Lam, V. Pillai, R. Martinez, and H. Heinrich, "Power reflection coefficient analysis for complex impedances in RFID tag design," *IEEE Transactions on Microwave Theory and Techniques*, vol. 53, pp. 2721-5, 2005.
- [4] G. De Vita and G. Iannaccone, "Design criteria for the RF section of UHF and microwave passive RFID transponders," *IEEE Transactions on Microwave Theory and Techniques*, vol. 53, pp. 2978-90, 2005.
- [5] K. V. S. Rao, P. V. Nikitin, and S. F. Lam, "Antenna design for UHF RFID tags: a review and a practical application," *IEEE Transactions on Antennas and Propagation*, vol. 53, pp. 3870-6, 2005.