

## A Comparative Performance Analysis of 6T & 9T SRAM Integrated Circuits: SOI vs. Bulk

Qazi Mashaal Khan, Richard Perdriau, Mohamed Ramdani, Mohsen Koohestani

### ► To cite this version:

Qazi Mashaal Khan, Richard Perdriau, Mohamed Ramdani, Mohsen Koohestani. A Comparative Performance Analysis of 6T & 9T SRAM Integrated Circuits: SOI vs. Bulk. IEEE Letters on Electromagnetic Compatibility Practice and Applications, 2022, 4 (2), pp.25-30. 10.1109/LEM-CPA.2022.3163963. hal-03629861

## HAL Id: hal-03629861 https://hal.science/hal-03629861

Submitted on 29 Nov 2023

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# A Comparative Performance Analysis of 6T & 9T SRAM Integrated Circuits: SOI vs. Bulk

Qazi Mashaal Khan, Graduate Student Member, IEEE, Richard Perdriau, Senior Member, IEEE, Mohamed Ramdani, Senior Member, IEEE, and Mohsen Koohestani, Senior Member, IEEE

*Abstract*—This paper evaluates the performance of 6T & 9T static random access memory (SRAM) cells, for data stability and power metrics, with the aim to compare silicon-on-insulator (SOI) and bulk CMOS technologies. Each SRAM topology was designed & simulated in 180 nm 5 V XFAB-SOI and AMS-bulk processes, using optimized parameters and compatible devices. The fundamental variables analyzed were read noise margins, write trip current & voltage as well as leakage current (LC) and static power dissipation (SPD) under process and temperature (PT) variations. The static noise margin (SNM) butterfly curve and N-curve methodologies were used to assess the mentioned parameters. Compared to bulk technology, the SRAM cells designed with SOI were found to have lower SPD & LC, higher data stability, lower write ability, larger sensitivity to process variations and higher resilience to temperature deviations.

Index Terms-SRAM, SOI, bulk, SNM, N-curve, PT

#### I. INTRODUCTION

**E** LECTROMAGNETIC compatibility (EMC) characterization of integrated circuits (ICs) is of considerable importance as the high-speed signals cause signal & power integrity issues, resulting in interference problems [1]. Particularly, with the rapid pace of ICs technologies to reduce their dimensions and power consumption, they are more susceptible to conductive EM disturbances, and consequently, maintaining improved EMC characteristics has become much more challenging [2].

The speed of microprocessors primarily depends on the cache memory that it incorporates, which is predominantly consists of static random access memory (SRAM) cells [3]. The SRAM stores each bit by using bi-stable latching circuitry [4]. The measure of data stability of the SRAM is defined by the static noise margin (SNM), which is the minimum voltage



Process & Temperature Analysis

noise that can flip its state [5]. A larger SNM ensures that the contents of the cell are unaltered during the read access, while allowing the cell to rapidly change its state across the write operation. In chip design, these conflicting requirements are overcome by balancing the relevant aspect ratios. Up to 70% of the systems on chip (SoC) area is occupied by embedded memories, which can limit the reliability improvement [6].

The main concerns for the SRAM cell design include maintaining a higher data stability as well as a lower power dissipation and leakage current. A suitable technology for such characteristics is the silicon-on-insulator (SOI) CMOS process. Compared to the bulk process, SOI has a thin buried oxide layer between the substrate, eliminating parasitic capacitances [7]. ICs designed with SOI can have faster performance, lower switching losses and higher integration [8].

Different topologies are adopted for SRAMs [10], but the most conventional implementations in industry are the six-transistor (6T) and nine-transistor (9T) cells. The former comprises MOSFETs which can store 1-bit of data with minimum aspect ratios, whereas the latter has a higher data stability and lower power consumption at the expense of occupying a larger area leading to a smaller package density [9].

#### Take-Home Messages:

- SRAM cells as the integral part of cache memories are prone to read and write failures. Worst case stress (temperature and process) scenarios for these operations must be analyzed.
- Compared to bulk, SRAM cells designed in SOI technology have lower power consumption & leakage current as well as higher endurance to temperature but are more susceptible to process variations.
- Compared to the conventional 6T SRAM, the 9T SRAM cell show better data stability and power metrics, when implemented in SOI in contrast to bulk.

Manuscript received November 16, 2021; revised February 22, 2022; accepted March 29, 2022.

The research leading to these results has received funding from the European Union's Horizon 2020 research and innovation programme under the Marie Sklodowska-Curie grant agreement No 812790 (MSCA-ETN PETER). This publication reflects only the authors' view, exempting the European Union from any liability. Project website: http://etn-peter.eu/.

<sup>(</sup>Corresponding author: Qazi Mashaal Khan.)

All authors are with the École Supérieure d'Électronique de l'Ouest (ESEO), Department of Electrical and Control Engineering, RF-EMC Research group, 49107 Angers, France, and Qazi Mashaal Khan is also with Institut National des Sciences Appliquées (INSA Rennes), 35708 Rennes, France, and also Richard Perdriau, Mohamed Ramdani, Mohsen Koohestani are with the Institute of Electronics and Telecommunications of Rennes (IETR), University of Rennes 1, 35042 Rennes, France (email: qazi-mashaal.khan@eseo.fr; nichard.perdriau@eseo.fr; mohamed.ramdani@eseo.fr).

Digital Object Identifier 10.1109/LEMCPA.20XX.XXXXXX

In literature, to the best of the author's knowledge, there exists several works reporting the stability and performance of different architectures of SRAM cells designed in various nanometer bulk CMOS technologies [11]–[13]. However, those designs have not yet been implemented in SOI benefiting from reduced substrate losses and withstanding harsh environments (e.g. high temperature and humidity).

In this paper, both 6T & 9T SRAM cells were designed and simulated in 5 V 180 nm SOI and bulk technologies. Process & temperature (PT) variation simulations were carried out on both SRAM cells in each technology to comparitively study their performance. Parametric analysis was performed at extreme corners with the aim to show robustness of SRAM cells in SOI compared to bulk under extreme conditions, sweeping the relevant electrical parameters such as current, voltage and power noise margins, static power dissipation and leakage current. The voltage and current transfer characteristics were monitored using the SNM butterfly curve and the N-curve metric, respectively.

The paper is organized as follows. Section II describes the peripheral components schematics and setup configurations of the SRAM cells. Section III reports on the extensive analysis of the simulation results, while concluding contributions of this study are presented in Section IV.

#### II. MATERIALS AND METHODS

This section introduces the 6T & 9T SRAM cell's principle of operation followed by the description of the stability metrics. Both cells were simulated in bulk and SOI CMOS 5 V using 180 nm technology kits, provided by AMS and XFAB foundries, respectively. A similar logic gate size was found in the design kit of each foundry and the SRAM cells were configured to have the same dimensions with a minimum MOSFET length of 700 nm. All circuits were designed using Cadence Virtuoso and the simulations were obtained in Spectre.

#### A. Design and Description of 6T & 9T SRAM cells

A conventional 6T SRAM, shown in Fig. 1(a), works in three modes of operations: read, write and hold. It contains two cross-coupled inverters forming a latch with two access transistors to read and write the data stored in the memory cell [14]. The load and drive transistor pairs make up the inverter. The SRAM cell was designed to provide an effective read operation and an acceptable write margin. The cell is written by driving the desired value and its complement into the bit line (BL) and bit line-bar (BLB) when the word line (WL) is enabled. For reading data, the two bit lines are pre-charged to a floating state and once the WL is raised, the appropriate bit-line is pulled down while the other remains high.

For a proper read operation, the access and drive NMOS transistors are sized such that the value of voltage rise at the node never exceeds the threshold value for the other inverter [15]. The cell ratio is the aspect ratio of the drive with respect to the access transistors. A higher value results in a better data stability; it is kept at 3.0 for all circuits. Similarly, ensuring proper write operation requires access and PMOS



Fig. 1. Schematic of SRAM cell designed in Cadence: (a) 6T; (b) 9T.

load transistors to be sized so that a zero may be written into the cell. The pull-up ratio is the aspect ratio of the load to the access transistors, which determines the write ability of the SRAM. It is kept at 0.20 for all circuits, so that they are easily writable.

During the hold mode, the WL is disabled, consequently switching off the access transistors. This results in the load transistors continuing to reinforce each other and the contents of the coupled latch remain unchanged until the supply voltage (VDD) remains on. In a standard memory block of an IC, the pins Q and QB of the SRAM cell are connected in parallel to a sense amplifier which pulls the desired data. Additionally, there are row and column decoders which select the appropriate cell where the data is written or read [16].

The designed 9T SRAM cell, shown in Fig. 1(b), employs a differential read operation for better read access times. Its operation differs from the 6T SRAM, where the three added transistors create a strong pull-down effect in the read mode [17]. The aspect ratios of the read and pull-down transistors are identical to the drive-NMOS to maitain symmetry and decrease switching losses. When the read word line (RWL) is enabled, the differential pull-down of the drive transistors results in a less resistance between data storage nodes to ground. When



Fig. 2. SOI vs. bulk: HSNM of 6T & 9T SRAM cells.



Fig. 3. SOI vs. bulk: write N-curve metric of 6T & 9T SRAM cells.

the RWL is disabled, it behaves as a 6T SRAM in the write and hold mode. However, since the extra transistors are switched off, the leakage current is reduced.

#### B. Static Noise Margin (SNM)

It helps to determine the data stability of the SRAM cell. It is modelled by plotting the butterfly curve and measuring the side of the longest square created between the cross-coupled inverters [18]. For the considered SRAM cells, the SNM was monitored at the Q and QB output pins by subjecting the inputs of the inverter circuits to two equal and opposite independent DC voltage sources ranging from 0 V to 5 V. The disadvantage of measuring the SRAM stability through the SNM metric is that it does not support the characterization of the supply current and the write ability.

#### C. N-curve Metric

It is used for inline testers and provides information about the current and voltage in a single plot [19]. In the simulation setup, an independent DC voltage was connected between the QB and ground pins. The DC voltage sweep was performed and the supply current, voltages and power were monitored for each operational mode of the SRAM. These results were extended to power metrics from which the data stability and write ability of the SRAM is calculated. The variables derived from the N-curve are the following:



Fig. 4. SOI vs. bulk: read N-curve metric for 6T & 9T SRAM cells.

- read current noise margin (RINM) & read voltage noise margin (RVNM) indicate the peak current and the maximum tolerable voltage, which can alter the contents of the SRAM cell in read mode.
- write trip current (WTI) & write trip voltage (WTV) are the minimum current and voltage required to write data into the SRAM and are found from the read N-curve.
- critical current (CI), derived from the write N-curve, is needed to write data in the SRAM cell without failure.
- read power noise margin (RPNM), the product of the RINM & RVNM, shows the highest power necessary to make the SRAM fail to read the data.

#### D. Leakage Current & Static Power Dissipation

The major problem with SRAM cell design is the rise in leakage current (LC) and the resulting static power dissipation (SPD), which are increasingly becoming a significant source of the total power consumption [21]. SOI technology lowers the junction capacitances and allows the circuits to work at a more reduced power preserving identical speeds [20]. Lower power dissipation and leakage current seem to be the most distinguished advantage SOI has over bulk. For all SRAM circuits, the LC is measured between the supply voltage and ground while all the access MOSFETS are turned off, retaining data for a particular period of time. The SPD is calculated from the leakage current and the variation in power supply.

#### **III. SIMULATION RESULTS AND DISCUSSION**

This section presents all DC sweep, transient, process and temperature parametric simulations related to the 6T & 9T SRAM circuits in 5 V 180 nm bulk and SOI. The transient simulations were timed to 1  $\mu$ s. The voltage for DC simulations was swept from 0 V to 5 V with a step size of 0.1 V. While the nominal temperature is 27 °C, the temperature ranges for PT simulations are -40 °C to 80 °C with 5 °C steps. The lowest temperatures recommended by both foundries are identical (-40 °C) whereas the highest temperature for SOI and bulk are 175 °C & 80 °C, respectively. The latter was selected as the maximum temperature limit to have a fair comparison between both processes. For process variations only extreme corners, worst speed (WS) and worst power (WP), were considered and compared to the nominal (N) process.

#### A. Stability Analysis of 6T & 9T SRAM Cells: SOI vs. Bulk

The 6T & 9T SRAM circuits are identical during the hold and write operations. To characterize the SRAM cells designed in SOI and bulk, the hold SNM (HSNM) is plotted using the butterfly curve as seen in Fig. 2. The blue and red curves represent the HSNM for both 6T & 9T SRAM cells designed in SOI and bulk, respectively. It is observed that the HSNM of the SOI SRAM (6T & 9T) surpasses that of bulk by 0.33 V. Even though both circuits have identical dimensions, the SRAMs designed in SOI perform more efficiently than bulk in the retention mode. The reason behind this is that the former has lower parasitic junction capacitances in its crosscoupled inverters [22].

For a comparison in the write mode, the write N-curve metrics of both 6T & 9T SRAM cells designed in SOI and bulk are plotted in Fig. 3. The parameter to analyze is the CI, which is monitored at the lowest peak of the curve before it becomes stable. A lower CI ensures that a smaller current is required to write the data into the SRAM without failure. The CI of the bulk SRAM (6T & 9T) is higher compared to that of SOI by 0.83 mA. The cause of this variation is that the sub-threshold voltage swing of the SOI MOSFETs is lower than bulk, resulting in a reduced gate current required for switching [23].

The significant difference between the 6T & 9T SRAM cells is in the read operation. Fig. 4 shows four distinct read N-curves for the SRAM cells designed in bulk and SOI at nominal conditions. It is evident that the RINM, RVNM, WTI and WTV parameters are higher for the 9T compared to the 6T for both SOI and bulk processes. These results prove that the 9T SRAM has better tolerance to DC noise as well as enhanced write ability than the 6T SRAM due to the isolation of the read current path by using MOSFETs of minimum feature size. However, the response of both SOI and bulk is divergent when it comes to the topology of the SRAM circuits. For the 6T SRAM, the SOI version has larger RINM & RVNM but lower WTI & WTV than the bulk version. This demonstrates that in the case of the 6T SOI SRAM, higher data stability is achieved with a lower write ability than bulk. Alternatively, for the 9T SRAM, the bulk version has a predominantly larger RINM, WTI & WTV but a smaller RVNM compared to SOI. To better analyze the results, the RPNM is calculated for all four circuits. The 9T SOI SRAM has the most significant value of RPNM among all circuits, which indicates the highest tolerance to DC noise during the read operation.

The values of LC and SPD are notably lower for SOI than bulk (6T & 9T) SRAM cells. This observation is due to the SOI process allowing fewer leakage effects and ensuring better power consumption. Whatever the technology, the 9T has a smaller LC & SPD in comparison to the 6T SRAM.

A summary of the results are given in Table I. The following observations were made:

- SRAMs designed with SOI has enhanced data stability and power metrics but a worse write ability than the bulk versions.
- 9T SRAM has better noise metrics than the 6T SRAM and combining it with SOI shows a more robust perfor-

TABLE ISOI VS. BULK: PARAMETERS OF 6T & 9T SRAM CELLS AT NOMINAL<br/>CONDITIONS (T = 27 °C, P = N)

| Param. | 6T SRAM<br>(Bulk) | 6T SRAM<br>(SOI)   | 9T SRAM<br>(Bulk)   | 9T SRAM<br>(SOI)    |
|--------|-------------------|--------------------|---------------------|---------------------|
| RINM   | 2.32 mA           | 2.54 mA            | 5.17  mA            | 4.89 mA             |
| RVNM   | 1.31 V            | 1.39 V             | 1.35 V              | 1.45 V              |
| WTI    | 1.09 mA           | 0.64 mA            | 1.65  mA            | 0.98 mA             |
| WTV    | 1.95 V            | 1.91 V             | 2.50 V              | 2.44 V              |
| LC     | 2.73 µA           | 1.61 µA            | 1.45 µA             | 0.77 µA             |
| RPNM   | 3.04 mW           | $3.53~\mathrm{mW}$ | $6.92 \mathrm{~mW}$ | $7.09 \mathrm{~mW}$ |
| SPD    | 13.65 µW          | 8.06 µW            | 7.23 µW             | 3.82 µW             |

mance.

#### B. Process & Temperature (PT) Corner Analysis

PT variations can rapidly affect the sensitivity of the CMOS circuit performance. The process variations are the critical design parameters (die-to-die) in the semiconductor design technology that precisely controls the functionality of the design at the nanometre level [24]. These include film thickness, impurity concentration densities, lateral dimensions and diffusion depths. These variations causes a mismatch, which results in a reduced yield of SRAM arrays in different technologies.

All circuits have temperature variations because of the power consumption linked to the switching of the CMOS transistors. A rise in temperature will reduce the mobility, threshold voltage and increase the propagation delay of the MOSFETs. However, the temperature surge will also result in the faster switching of the transistors and accelerate performance [25]. This will impact the voltage and current noise margins for the SRAM cells. Therefore, a PT corner analysis is performed on both 6T & 9T SRAM designs in SOI and bulk CMOS technologies to compare the effects.

A DC parametric simulation was performed on each SRAM circuit with extreme temperature and process variations while keeping the supply voltage constant at 5 V. Only at four specific corners reasonable changes in the stability parameters of each design were observed. C1 & C3 corners characterize the effect of extreme temperatures only and the C2 & C4 show the combined effect of process and temperatures for each SRAM cell. Here follows a summary of the obtained results given in Table II to Table V.

Monitoring C1 & C3 shows that the RINM, RVNM, RPNM, WTI & WTV are inversely proportional to temperature for all SRAM cells. The rise in temperature increases mobility and reduces the threshold voltage of individual MOSFETs, thus, resulting in a lower noise margin and trip voltages for bulk & SOI processes. When comparing both the topologies (Table II & Table IV), the read noise margins and write trip metrics for 9T SRAM cells are more impacted by temperature

 TABLE II

 6T SRAM BULK PARAMETERS CHANGE WITH PT

| Param. | $egin{array}{ll} T=-40\ ^{\circ}C\ P=N\ (C1) \end{array}$ | $egin{array}{ll} T=-40~^\circ C\ P=WS\ (C2) \end{array}$ | $egin{array}{ll} { m T}=80\ ^{\circ}{ m C}\ { m P}={ m N}\ { m (C3)} \end{array}$ | $egin{array}{c} T = 80 \ ^\circ C \ P = WP \ (C4) \end{array}$ |
|--------|-----------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------|
| RINM   | 3.61 mA                                                   | 3.68 mA                                                  | 1.49 mA                                                                           | 1.44 mA                                                        |
| RVNM   | $1.41 \mathrm{~V}$                                        | $1.47~\mathrm{V}$                                        | $1.25 \mathrm{V}$                                                                 | 1.22 V                                                         |
| WTI    | $1.52 \mathrm{~mA}$                                       | 1.25  mA                                                 | $0.87 \mathrm{~mA}$                                                               | 0.99 mA                                                        |
| WTV    | 2.26  V                                                   | 2.11 V                                                   | 1.62  V                                                                           | $1.74~\mathrm{V}$                                              |
| LC     | 2.02 µA                                                   | 1.94 µA                                                  | 3.85 µA                                                                           | 3.91 µA                                                        |
| RPNM   | $5.09 \mathrm{~mW}$                                       | $5.40 \mathrm{~mW}$                                      | $1.86 \mathrm{~mW}$                                                               | $1.76 \mathrm{~mW}$                                            |
| SPD    | 10.11 µW                                                  | 9.70 μW                                                  | 19.39 µW                                                                          | 19.62 µW                                                       |

 TABLE III
 6T SRAM SOI PARAMETERS CHANGE WITH PT

| Param. | $egin{array}{c} T = -40 \ ^{\circ}C \ P = N \ (C1) \end{array}$ | $egin{array}{ll} T=-40~^\circ C\ P=WS\ (C2) \end{array}$ | $egin{array}{c} \mathrm{T}=80~^{\circ}\mathrm{C}\ \mathrm{P}=\mathrm{N}\ \mathrm{(C3)} \end{array}$ | $egin{array}{c} T = 80 \ ^{\circ}C \ P = WP \ (C4) \end{array}$ |
|--------|-----------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| RINM   | 3.11 mA                                                         | 3.69 mA                                                  | 2.12  mA                                                                                            | 1.44 mA                                                         |
| RVNM   | $1.46 \mathrm{~V}$                                              | $1.44 \mathrm{~V}$                                       | $1.37 \mathrm{~V}$                                                                                  | $1.23 \mathrm{~V}$                                              |
| WTI    | 0.78 mA                                                         | 0.66 mA                                                  | $0.59 \mathrm{~mA}$                                                                                 | 0.63 mA                                                         |
| WTV    | 2.01 V                                                          | 1.94 V                                                   | 1.87 V                                                                                              | 1.90 V                                                          |
| LC     | 1.52 µA                                                         | 1.10 µA                                                  | 2.15 µA                                                                                             | 3.06 µA                                                         |
| RPNM   | $4.54 \mathrm{~mW}$                                             | $5.45 \mathrm{~mW}$                                      | 2.90 mW                                                                                             | $1.77 \mathrm{~mW}$                                             |
| SPD    | 7.60 µW                                                         | $5.52~\mu W$                                             | 10.75 µW                                                                                            | 15.31 μW                                                        |
|        |                                                                 |                                                          |                                                                                                     |                                                                 |

than the 6T SRAM cells. The reason is that the former has more NMOS transistors leading to a higher variation in the differential pull-down effect. An interesting observation is that the deviation of these stability parameters is more prominent in bulk than SOI versions of the 6T & 9T SRAM circuits (Table II & Table III). This demonstrates that, compared to bulk technology, the SRAM cells designed in SOI are more resilient to DC noise and write failure when subjected to drastic temperature changes.

The LC and SPD parameters were found to increase for the SRAM circuits at the same corners with the temperature rise. This behavior is due to the decrease of the threshold voltage of NMOS transistors at higher temperatures, which leads to a substantial increase in gate leakage. As described previously, those mentioned parameters are higher for bulk compared to SOI. In contrast to SOI, there is an exponential surge in the LC & SPD of bulk 6T and 9T SRAM cells with temperature (Table II & Table IV). This is due to the fact that bulk does not have a buried insulation layer, which decreases the effect of temperature on leakage path associated with the drain and source of MOSFETs.

At corners C2 & C4, the combined effect of process and temperature is analyzed for all read noise margins and write trip parameters. As expected, RINM, RVNM & RPNM are inversely proportional to process and temperature for all

TABLE IV 9T SRAM BULK PARAMETERS CHANGE WITH PT

| Param. | $T = -40 \ ^\circ C$<br>P = N<br>(C1) | $T = -40 \ ^\circ C$<br>P = WS<br>(C2) | $egin{array}{lll} T=80\ ^{\circ}C\ P=N\ (C3) \end{array}$ | $egin{array}{c} T=80\ ^\circ C\ P=WP\ (C4) \end{array}$ |
|--------|---------------------------------------|----------------------------------------|-----------------------------------------------------------|---------------------------------------------------------|
| RINM   | 7.53 mA                               | 7.71 mA                                | 4.00 mA                                                   | 3.84 mA                                                 |
| RVNM   | 1.52  V                               | $1.57 \mathrm{~V}$                     | 1.10 V                                                    | 1.04 V                                                  |
| WTI    | 1.84 mA                               | 1.67 mA                                | 0.98 mA                                                   | 1.05  mA                                                |
| WTV    | 2.98 V                                | 2.11 V                                 | 1.62  V                                                   | 1.79 V                                                  |
| LC     | 0.93 µA                               | 0.90 µA                                | 1.99 µA                                                   | 2.24 µA                                                 |
| RPNM   | 11.44 mW                              | 12.10 mW                               | $4.41 \mathrm{~mW}$                                       | $3.99 \mathrm{~mW}$                                     |
| SPD    | $4.65~\mu W$                          | $4.48 \ \mu W$                         | 9.96 μW                                                   | 11.13 µW                                                |

TABLE V 9T SRAM SOI PARAMETERS CHANGE WITH PT

| Param. | $T = -40 \ ^{\circ}C$<br>P = N<br>(C1) | ${f T}=-40~^{\circ}{f C}$<br>${f P}={f WS}$<br>(C2) | $T = 80 \ ^{\circ}C$<br>P = N<br>(C3) | $egin{array}{ll} T=80\ ^{\circ}C\ P=WP\ (C4) \end{array}$ |
|--------|----------------------------------------|-----------------------------------------------------|---------------------------------------|-----------------------------------------------------------|
| RINM   | $5.56 \mathrm{~mA}$                    | $6.85 \mathrm{mA}$                                  | 4.14 mA                               | 3.92 mA                                                   |
| RVNM   | 1.49 V                                 | 1.66 V                                              | $1.38 \mathrm{~V}$                    | 1.12 V                                                    |
| WTI    | 1.11 mA                                | 1.67 mA                                             | 0.91 mA                               | 1.05 mA                                                   |
| WTV    | 2.87 V                                 | 2.23 V                                              | 2.06  V                               | 2.38 V                                                    |
| LC     | 0.62 µA                                | 0.49 µA                                             | 1.23 µA                               | 1.55 µA                                                   |
| RPNM   | 8.28 mW                                | $11.371 \mathrm{~mW}$                               | $5.72 \mathrm{~mW}$                   | 4.40 mW                                                   |
| SPD    | 3.09 µW                                | 2.46 µW                                             | $6.15 \ \mu W$                        | 7.74 µW                                                   |

four circuits (Table II). A faster process (WP) and greater temperatures result in quicker switching of the MOSFETs, escalating their mobility and further diminishing the threshold voltages. Contrarily, the WTV and WTI are either increased or decreased slightly at C2 & C4 corners, respectively, with the effects of process and temperature competing against each other. A quicker process (WP) improves the write ability of the SRAM cells. All read and write parameters of the SOI versions of the SRAM cells are more sensitive to process variations compared to bulk. The 9T SOI SRAM cell shows the highest variation with respect to process among all circuits due to the higher number of MOSFETs (Table IV).

As far as the LC and SPD are concerned at C2 & C4, the variation in SOI SRAM cells is higher compared to that in bulk. The power dissipation of the SOI version of the SRAM cells (6T & 9T) is less impacted by temperature and is more susceptible to process changes (Table III & Table V).

The read data stability, write ability and power metrics of the 6T & 9T SRAM cells designed in SOI are more resistant to changes in temperature and sensitive to process variations compared to bulk technology. The read parameters and power metrics are inversely and directly proportional to the combined process & temperature changes, respectively. Nevertheless, the write ability of all SRAM cells improves with a faster process. The read noise margins and power dissipations of 9T SOI SRAM are the most immune metrics to temperature changes. As far as the 6T bulk SRAM is concerned, it is the least susceptible to process variations among all schematics.

#### IV. CONCLUSION

With the aim to compare SOI and bulk processes, this paper investigates the data stability, write ability and power metrics of 6T & 9T SRAM cells when exposed to process and temperature variations. Compared to bulk technology, the SRAM cells designed in SOI show better data stability, lower leakage supply current & power dissipation and a higher resilience to temperature changes. However, the SOI SRAMs have reduced write ability and greater sensitivity to process variations in comparison with bulk SRAMs. The SOI version of the 9T SRAM cell was found to have the best specifications among the circuits considered in this study, which makes it a promising approach to develop more robust SRAM structures.

#### REFERENCES

- M. Koohestani, R. Perdriau, J. Levant and M. Ramdani, "A Novel Passive Cost-Effective Technique to Improve Radiated Immunity on PCBs," *IEEE Trans. Electromagn. Compat.*, vol. 61, no. 6, pp. 1733-1739, 2019.
- [2] M. Koohestani, M. Ramdani, P. Besnier, J. L. Levant, and R. Perdriau, "Perturbations of Electric and Magnetic Fields Due to the Presence of Materials in TEM Cells," *IEEE Trans. Electromagn. Compat.*, vol. 62, no. 4, pp. 997-1006, 2020.
- [3] B. Bang, H. Kwon, Y. H. Kim, K. Cho, and H. Kim, "Statistical Modeling of Read Static Noise Margin for 6-Transistor SRAM cell," *IEEE Int. Symp. Circuits and Systems*, pp. 1-4, 2019.
- [4] K. Agarwal, and S. Nassif, "Statistical analysis of SRAM cell stability," 43<sup>rd</sup> ACM / IEEE Design Automation Conf., pp. 57-62, 2006.
- [5] G. Prasad, B. c. Mandi, P. Ramu, T. V. Sowrabh, and A. H. Kumar, "Statistical Analysis of 5T SRAM Cell for Low Power and Less Area SRAM Based Cache Memory for IoT Applications," 1<sup>st</sup> Int. Conf. Power, Control Computing Tech., pp. 368-372, 2020.
- [6] R. Saeidi, M. Sharifkhani, and K. Hajsadeghi, "Statistical Analysis of Read Static Noise Margin for Near/Sub-Threshold SRAM Cell," *IEEE Trans. Circ. Sys.*, vol. 61, no. 12, pp. 3386-3393, 2014.
- [7] R. K. Singh, "Silicon on insulator technology review," Int. Jrnl. Eng. Sci. & Emerg. Tech., vol. 1, pp. 2231-6604, 2011.
- [8] P. Simonen, et al., "Comparison of bulk and SOI CMOS technologies in a DSP processor circuit implementation," 13<sup>th</sup> Int. Conf. Microelectronics, pp. 107-110, 2001.
- [9] I. Rizvi, Nidhi, R. Mishra, and M. S. Hashmi, "Design and analysis of a noise induced 6T SRAM cell," *Int. Conf. on Electrical, Electronics Optimization Techniques*), pp. 4209-4213, 2016.
- [10] V. K. Joshi and H. C. Lobo, "Comparative Study of 7T, 8T, 9T and 10T SRAM with Conventional 6T SRAM Cell Using 180 nm Technology," *Advanced Computing Communication Tech.*, vol. 452, pp. 25–40, 2016.
- [11] P. Athe and S. Dasgupta, "A comparative study of 6T, 8T and 9T decanano SRAM cell," *IEEE Symp. Industrial Electronics Applications*, vol. 2, pp. 889–894, 2009.
- [12] S.Akashe, N. K. Tiwari, and R. Sharma, "Simulation and stability analysis of 6T and 9T SRAM cell in 45 nm era," 2<sup>nd</sup> Int. Conf. Power, Control Embedded Systems, pp. 1-6, 2012.
- [13] E. C. Apollos, "Performance Analysis of 6T and 9T SRAM," Int. Jrnl. Engineering Trends Tech., vol. 67, pp. 88-102, 2019.
- [14] V. P. Hu, "Reliability-Tolerant Design for Ultra-Thin-Body GeOI 6T SRAM Cell and Sense Amplifier," *IEEE Jrnl. Electron Devices Society*, vol. 5, no. 2, pp. 107-111, 2017.
- [15] A. Bhaskar, "Design and analysis of low power SRAM cells," Innovations in Power Advanced Computing Tech., pp. 1-5, 2017.
- [16] S. S.R., B. R. S., Samiksha, R. Banu and P. Shubham, "Design and Performance Analysis of 6T SRAM Cell in 22nm CMOS and FINFET Technology Nodes," *Int. Conf. Recent Advances in Electronics Communication Tech.*, pp. 38-42, 2017.
- [17] A. K. Gupta and A. Acharya, "Exploration of 9T SRAM Cell for In Memory Computing Application," *Devices for Integrated Circuit*), pp. 461-465, 2021.

- [18] E. Grossar, M. Stucchi, K. Maex and W. Dehaene, "Read Stability and Write-Ability Analysis of SRAM Cells for Nanometer Technologies," *IEEE Jrnl. Solid-State Circ.*, vol. 41, No.11, 2006.
- [19] G. K. Reddy, K. Jainwal, J. Singh and S. P. Mohanty, "Process Variation Tolerant 9T SRAM Bitcell Design," 13<sup>th</sup> Int. Symp. Quality Electronic Design, pp. 493- 497, 2012.
- [20] K. Samsudin, B. Cheng, A. R. Brown, S. Roy and A. Asenov, "Impact of random dopant induced fluctuations on sub-15nm UTB SOI 6T SRAM cells," *IEEE Int. SOI Conf. Proc.*, pp. 61-62, 2005.
- [21] A. Gaadhe, U. Shirode and R. Kanphade, "The Stability Performance Analysis of SRAM Cell Topologies in 90nm and 130nm CMOS technology," *Int. Conf. Emerging Smart Computing Informatics*, pp. 733-736, 2021.
- [22] P. Roche, G. Gasiot, K. Forbes, V. O'Sullivan and V. Ferlet, "Comparisons of soft error rate for SRAMs in commercial SOI and bulk below the 130-nm technology node," *IEEE Trans. Nucl. Scien.*, vol. 50, no. 6, pp. 2046-2054, 2003.
- [23] M. A. Aziz, F. Salehuddin, A. M.Zain, K. Kaharudin, and S. Radzi, "Comparison of Electrical Characteristics between Bulk MOSFET and Silicon-on-Insulator (SOI) MOSFET," *Jrnl. Telecomm. Electr. & Comp. Eng.*, vol. 6, no. 2, pp. 45–49, 2015.
- [24] G. Prasad, D. Tandon, Isha, B. C. Mandi and M. Ali, "Process Variation Analysis of 10T SRAM Cell for Low Power, High Speed Cache Memory for IoT Applications," 7<sup>th</sup> Int. Conf. Signal Processing Integrated Networks, pp. 891-895, 2020.
- [25] Q. M. Khan, R. Perdriau, M. Ramdani and M. Koohestani, "A Comparative Study of On-Chip CMOS S&H Voltage Sensors for Power Integrity: SOI vs. Bulk," *IEEE Int. Joint EMC/SI/PI & EMC Europe Symp.*, pp. 911-916, 2021.