Monitoring setup and hold timing limits - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2021

Monitoring setup and hold timing limits

Résumé

For safety or AVS applications purpose, it is important to validate and to monitor that the digital circuit is never used outside its worst-case scenario for which it has been designed. Indeed, as there are many sources of static and dynamic variations (process, temperature, local mismatch, aging…), timing closure is performed to fulfil the functionality at best case and worst-case corners. In-Situ Monitor approach are known to be good candidate to rise pre-error flag when circuit operation point is very close to sign-off limits for setup time violations. Here a new validation of this approach is proposed for hold time violations. Implemented on an AES circuit, different experimental characterizations are presented and comparison with Timing Analysis and SPICE simulation are given to illustrate the capability of the approach to detect setup and hold time violation limits. Ageing of circuit exhibits some variation in time of these limits. Finally, different use-case that can affect the hold time violation are presented, and as function of the activity scenario, the slack for the path is discussed.
Fichier non déposé

Dates et versions

hal-03602481 , version 1 (09-03-2022)

Identifiants

Citer

Lorena Anghel, F. Cacho, X. Federspiel. Monitoring setup and hold timing limits. 2021 IEEE International Reliability Physics Symposium (IRPS), Mar 2021, Monterey, France. pp.1-6, ⟨10.1109/IRPS46558.2021.9405175⟩. ⟨hal-03602481⟩
10 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More