

# Voltage-Gate-Assisted Spin-Orbit-Torque Magnetic Random-Access Memory for High-Density and Low-Power Embedded Applications

Y.C. C Wu, Kevin Garello, W. Kim, M. Gupta, M. Perumkunnil, V. Kateel,

S. Couet, R. Carpenter, S. Rao, S. van Beek, et al.

### ▶ To cite this version:

Y.C. C Wu, Kevin Garello, W. Kim, M. Gupta, M. Perumkunnil, et al.. Voltage-Gate-Assisted Spin-Orbit-Torque Magnetic Random-Access Memory for High-Density and Low-Power Embedded Applications. Physical Review Applied, 2021, 15 (6), 10.1103/PhysRevApplied.15.064015 . hal-03252940

## HAL Id: hal-03252940 https://hal.science/hal-03252940

Submitted on 8 Jun2021

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

### Voltage-Gate-Assisted Spin-Orbit-Torque Magnetic Random-Access Memory for High-Density and Low-Power Embedded Applications

Y.C. Wu<sup>0</sup>,<sup>1,\*</sup> K. Garello<sup>0</sup>,<sup>1,2</sup> W. Kim,<sup>1</sup> M. Gupta,<sup>1</sup> M. Perumkunnil,<sup>1</sup> V. Kateel<sup>0</sup>,<sup>1,3</sup> S. Couet,<sup>1</sup> R. Carpenter<sup>0</sup>,<sup>1</sup> S. Rao<sup>0</sup>,<sup>1</sup> S. Van Beek,<sup>1</sup> K.K. Vudya Sethu,<sup>1,3</sup> F. Yasin,<sup>1</sup> D. Crotti,<sup>1</sup> and G.S. Kar<sup>1</sup>

<sup>1</sup>*imec, 3001 Leuven, Belgium* 

<sup>2</sup> Univ. Grenoble Alpes, CEA, CNRS, Grenoble INP, SPINTEC, 38000 Grenoble, France <sup>3</sup> Department of Electrical Engineering (ESAT), KU Leuven, 3001 Leuven, Belgium

(Received 13 February 2021; revised 19 April 2021; accepted 11 May 2021; published 7 June 2021)

The voltage-gate-assisted spin-orbit-torque (VGSOT) writing scheme combines the advantages from voltage control of magnetic anisotropy (VCMA) and spin-orbit-torque (SOT) effects, enabling multiple benefits for magnetic random-access-memory (MRAM) applications. In this work, we give a complete description of the VGSOT writing properties on perpendicular magnetic tunnel junction (PMTJ) devices, and we propose a detailed methodology for their electrical characterization. The impact of gate assistance on the SOT switching characteristics is investigated using electrical pulses down to 400 ps. The VCMA coefficient ( $\xi$ ) extracted from the current-switching scheme is found to be the same as that from the magnetic-field-switch method, which is in the order of 15 fJ/Vm for 80-150-nm devices. Moreover, as expected from the pure electronic VCMA effect,  $\xi$  is revealed to be independent of the writing speed and gate length. We observe that SOT switching current characteristics are modified linearly with gate voltage  $(V_g)$ , similar to that for the magnetic properties. We interpret this linear behavior as the direct modification of perpendicular magnetic anisotropy induced by VCMA. At  $V_g = 1$  V, the SOT write current is decreased by 25%, corresponding to a 45% reduction in total energy down to 30 fJ/bit at 400 ps speed for the 80-nm devices used in this study. To test the operation reliability, we investigate the gate-SOT pulse configurations and overlays, and we find that an extended gate duration is able to preserve maximized gate benefit and selectivity. Furthermore, the device-scaling criteria are proposed, and we reveal that the VGSOT scheme is of great interest, as it can mitigate the complex material requirements of achieving high SOT and VCMA parameters for scaled MTJs. Finally, we perform design-to-technology co-optimization analysis to show that VGSOT MRAM can enable high-density arrays close to two-terminal geometries, with high-speed performance and low-power operation, showing great potential for embedded memories as well as in memory computing applications at advanced technology nodes.

DOI: 10.1103/PhysRevApplied.15.064015

#### I. INTRODUCTION

Nonvolatile memory is believed to address the large standby-power issues in advanced technology nodes. Among the proposed candidates, magnetic random-access memory (MRAM) is attracting great attention due to its CMOS process compatibility, high density, low power, and relatively fast speed [1]. Recent progress has optimized spin-transfer-torque (STT) MRAM for embedded last-level cache, microcontrol unit, and embedded Flash applications [2–5], with commercial products beginning to appear on the market. Despite its excellent performance, present STT MRAM technology is not suited for implementation in the higher memory hierarchy, such as L1 or L2 cache memory, due to the significant incubation delay

of the STT orientation and the voltage breakdown-writing speed trade-off. These constraints inhibit reliable programming of perpendicular magnetic tunnel junction (PMTJ) devices at below 5 ns [6].

To mitigate the STT limitations, the spin-orbit torque (SOT) [7] and the voltage control of magnetic anisotropy (VCMA) [8] effects are proposed as alternative writing mechanisms for the next MRAM generations. SOT is the transfer of orbital angular momentum from the lattice to the spin system. When injecting in-plane charge current in a heavy-metal layer, the spin Hall effect generates a spin current that would impose a dampinglike torque on the neighboring magnetization to induce switching. Simultaneously, a fieldlike torque induced by the Rashba interaction contributes to magnetization-reversal acceleration. These lead to the concept of SOT MRAM, a three-terminal device allowing for separate read and

<sup>\*</sup>jackson\_wij@yahoo.com.tw

write channels, which significantly improve the device's endurance. Recent developments enable SOT PMTJ devices with energy-efficient and reliable subnanosecond writing capabilities [9,10].

VCMA, on the other hand, promises significant advances towards ultralow-power MRAM. The electronic based VCMA effect occurs by doping and redistributing electrons at the ferromagnet (FM)/MgO interface [11], which instantly modifies the interfacial magnetic anisotropy of the FM. In a PMTJ, the VCMA-induced free-layer (FL) switching is accomplished by applying a voltage across the MgO tunnel barrier to remove the energy barrier between the parallel (P) and antiparallel (AP) states; meanwhile, an external applied in-plane magnetic field  $(B_x)$  is required to induce FL precession around its axis [12]. Such a switching mechanism is unipolar and mostly voltage driven, allowing for ultralow energy consumption (fJ) at subnanosecond writing speeds [13].

However, SOT and VCMA PMTJs also present technological challenges. Both require the presence of an in-plane magnetic field to ensure deterministic switching. For SOT, various credible solutions have been proposed and demonstrated, such as integrating an embedded magnet as a field generator [14,15], making use of exchange bias by direct coupling with an antiferromagnet [16,17], or assisting reversal with STT [18]. Therefore, the present challenges for SOT are mostly related to the array density and write efficiency. Indeed, two transistors must be incorporated into a unit cell to operate a threeterminal SOT device. Meanwhile, the SOT write current remains larger than that for STT MRAM at the same technology node, which imposes a large selector transistor to accommodate its current, calling for the introduction of materials with larger spin Hall angles ( $\theta_{SH}$ ) [19,20]. For VCMA MRAM, the challenges mainly fall on the write margin and efficiency. The VCMA write duration is small, and it is subject to technology variations, such as VCMA coefficient ( $\xi$ ), field amplitude, and MTJ diameter distribution, making uniform writing difficult in dense arrays. Furthermore, a large  $\xi > 800$  fJ/Vm is mandatory to avoid compromising the retention of sub-30-nm PMTJs, which remains a major challenge, as typical values in PMTJs are in the range of 30-70 fJ/Vm at the device level [21].

To overcome the above-cited issues, a hybrid device combining advantageously SOT and VCMA effects is proposed [22], namely, voltage-gate-assisted spin-orbit-torque (VGSOT) MRAM; the cell structure is shown in Fig. 1(a). In the VGSOT concept, SOT is responsible for FL switching, while the VCMA top gate assists it. Several advantages emerge by having the VCMA gate assistance. First, it allows for SOT switching at a lower current, as it should be reduced proportionally to the decrease in FL perpendicular magnetic anisotropy (PMA). Second, the VCMA top gate can serve as the MTJ selector, which enables a multipillar



FIG. 1. (a) Illustration of the VGSOT writing scheme. Positive VCMA top gate induces electron accumulation at the FL/MgO interface, which lowers the PMA of the FL to allow for SOT switching with reduced current. (b) Multipillar VGSOT cell structure with target four MTJs on a SOT track. Gate voltage serves as the MTJ selector to enable a selective switch. WL, word line; BL, bit line; WBL, write bit line; WBLB, write bit line bar.

(MP) cell structure, as shown in Fig. 1(b). Such a design, with appropriate technology engineering, can also effectively reduce the VGSOT MRAM cell size to address the density limitation of SOT technologies. Third, by applying a read voltage opposite to write assistance, PMA is increased, which further limits the read disturbance [23]. Four, the VGSOT design can mitigate the need for achieving challenging high SOT and VCMA efficiencies, while maintaining the advantages of low power, high speed, and inherent nonvolatility.

Here, we study the VGSOT device properties using CMOS process-compatible PMTJ devices. Section II describes the experimental details, including the materials used for the MTJ stack, device fabrication process, and electrical measurements system. In Sec. III, the VGSOT switching properties are detailed: the VCMA coefficient is quantified by both magnetic field and current methods, and its dependences on size and pulse duration are investigated. Furthermore, the impact of SOT-gate pulse configurations and delays are tested to evaluate the writing scheme for practical operation, and we demonstrate the reliability and resilience of the VGSOT concept. Finally, in Sec. IV, we discuss the design perspectives for scaled VGSOT devices. Based on the proposed MTJ property requirements, a design-to-technology co-optimization analysis is performed to evaluate VGSOT MRAM against other embedded memory technologies at the 5-nm technology node.

#### **II. EXPERIMENTS**

The PMTJ stack is deposited and integrated using our 300-mm SOT MRAM platform [10]. Typical structures consist of a prepatterned substrate with smoothed bottom electrodes, allowing electrical contact with a 3.5-nm tungsten (W) SOT track. The top-pinned PMTJ stack deposited on top of the SOT layer is composed of a 0.9-nm Co<sub>20</sub>Fe<sub>60</sub>B<sub>20</sub> FL, a 1.7-nm MgO barrier, and a Co<sub>17.5</sub>Fe<sub>52.5</sub>B<sub>30</sub>/spacer/Co reference layer (RL). Through a Ru spacer, the RL is antiferromagnetically coupled to a  $(Co/Pt)_x$  multilayer-based hard layer, forming the synthetic antiferromagnet (SAF) structure. The designed MgO thickness targets a resistance-area (RA) product of 5 k $\Omega \mu m^2$  to suppress the STT current in the gate channel. All layers are sputter deposited in a Canon Anelva EC7800 cluster tool. After deposition, the stack is annealed at 300 °C for 30 min in vacuum in a TEL-MSL MRT5000 batch-annealing system, with a 1 T out-of-plane magnetic field applied. To pattern the device, we use 193nm immersion lithography, and ion-beam etching forms 80-150-nm circular MTJ pillars, while optimized etchstop conditions ensure the SOT layer remains intact. Next, the SOT layer is etched into 190-300-nm-wide tracks, depending on the MTJ size. Finally, the Cu top electrode is fabricated to complete the integration process, forming the three-terminal devices. The saturation magnetization of the FL  $(M_{S,FL})$  measured by the Microsense vibrating sample magnetometer (VSM) before patterning is 900 kA/m.

For device characterizations, we use an Hprobe MRAM prober solution. The electrical scheme is shown in Fig. 2(a), where both SOT and gate channels are individually connected to a source measure unit and a pulse generator. It allows for dc and pulsed measurements with controllable dc voltages  $(V_{\text{SOT}}^{\text{dc}}/V_g^{\text{dc}})$ , pulse voltages  $(V_{\text{SOT}}/V_g)$ , pulse durations  $(t_{p,\text{SOT}}/t_{p,g})$ , and time delays between the two channels. Unless specified, the pulses are synchronized and of the same duration  $(t_p)$ . Additionally, the system is provided with individual controls over the outof-plane and in-plane magnetic fields  $(H_z/H_x)$ . To estimate the current distribution in the SOT channel, we use the parallel resistance model shown in Fig. 2(b). The total SOT current ( $I_{SOT}$ ) splits into the SOT edge current ( $I_{edge}$ ), SOT active-switching current  $(I_{sw})$ , and FL current  $(I_{FL})$ . Hence,  $I_{\text{eff}} = I_{\text{sw}} + I_{\text{FL}}$  accounts for current shunting in the FL and defines the effective current required for switching. The resistivities of the FL and SOT layers are estimated to be 120 and 160  $\mu\Omega$  cm, respectively.



FIG. 2. (a) Schematic of the electrical setup for VGSOT measurements. (b) Parallel resistance model used to estimate the distribution of applied SOT current.

#### **III. VGSOT MTJ DEVICE PROPERTIES**

#### A. Fundamental MTJ properties

In Fig. 3, the fundamental properties of MTJs are presented as a function of electrical critical dimension (eCD). Statistics are obtained from 60 devices per size. We measure a median TMR of 120%, and a coercive field ( $H_C$ ) of 40 mT, which decreases to 25 mT in the smallest devices. Compared with our reference devices [15], we notice that a thicker MgO barrier induces lower  $H_C$ . We attribute such degradation to the MgO deposition conditions, which we believe can be resolved by stack engineering. Next, we estimate the PMA field ( $H_{k,eff}$ ) and the thermal stability factor ( $\Delta$ ) using the magnetic-field-switching probability [ $P_{sw}(H_z)$ ] method [24]:

 $P_{\rm sw}(H_z)$ 

$$= 1 - \exp\left\{\frac{-H_{k,\text{eff}}f_0\sqrt{\pi}}{2R\sqrt{\Delta}} \operatorname{erfc}\left[\sqrt{\Delta}\left(1 - \frac{H_z - H_S}{H_{k,\text{eff}}}\right)\right]\right\},\tag{1}$$

where  $f_0$  is the attempt frequency, *R* is the magnetic field sweep rate, and  $H_S$  is the effective stray field from the RL-SAF layers. We measure a median  $\mu_0 H_{k,\text{eff}}$  of 70 mT, independent of eCD, and a thermal stability factor ( $\Delta$ ) increasing with eCD from 35 to 50  $k_BT$ .

To estimate the VCMA coefficient, we first quantify the dependence of  $H_{k,\text{eff}}$  on dc bias voltage, i.e., the VCMA slope  $(\partial H_{k,\text{eff}}/\partial V_g^{\text{dc}})$ . The magnetic-field-switching probability curves are measured under different  $V_g^{\text{dc}}$  values, as shown in Fig. 4(a). A clear shrinkage (expansion) in the switching fields is observed under positive (negative)  $V_g^{\text{dc}}$ . By fitting the probability curves with Eq. (1), we summarize in Fig. 4(b) the dependences of  $\mu_0 H_C$  and  $\mu_0 H_{k,\text{eff}}$  on  $V_g^{\text{dc}}$ . As expected from the regular VCMA effect, both



FIG. 3. PMTJ devices properties as a function of eCD for (a) tunneling magnetoresistance (TMR), (b) coercive field ( $\mu_0 H_C$ ), (c) effective perpendicular anisotropy field ( $\mu_0 H_{k,eff}$ ), and (d) thermal stability factor ( $\Delta$ ).

quantities are reduced (enhanced) for  $V_g^{dc} > 0$  (<0) due to electron accumulation (depletion) at the FL/MgO interface. Such VCMA polarity is consistent with similar stacks in previous studies [25]. Here, we quantify the VCMA slope as 20 mT/V. Then, the field-estimated VCMA coefficient, denoted as  $\xi_H$ , is calculated as [26]

$$\xi_H = \frac{\mu_0 M_{S,\text{FL}} t_{\text{FL}} t_{\text{MgO}}}{2} \frac{\partial H_{k,\text{eff}}}{\partial V_g^{\text{dc}}},\tag{2}$$

where  $t_{FL}$  is the FL thickness and  $t_{MgO}$  is the MgO thickness. We obtain a median  $\xi_H = 15$  fJ/Vm that is independent of eCD [Fig. 4(c)]. This lower than typical  $\xi_H$  can also be attributed to the MgO deposition conditions, which also seem to impact  $H_C$ .

#### B. Voltage-gate-assisted SOT switching

In the following, we discuss the switching results obtained from devices with eCD approximately 80 nm sitting on top of a 190-nm-wide SOT track. The SOT channel resistance ( $R_{SOT}$ ) is 320  $\Omega$ . All measurements are performed at  $\mu_0 H_x = 10$  mT, and  $\mu_0 H_S$  is compensated by a  $\mu_0 H_z$  of -15 mT. Figure 5(a) shows exemplary SOT switching-probability ( $P_{sw}$ ) curves at  $t_p = 0.4$  ns as a function of  $V_{SOT}$  under different gate values, as obtained from 100 switching events. We observe that VCMA induces a clear decrease (increase) in switching voltage under  $V_g$  of 1 V (-1 V) for both AP-P and P-AP transitions. The critical switching voltage, defined at  $P_{sw} = 50\%$ , is converted into a critical switching current ( $I_c$ ) and critical current density ( $J_c$ ). Based on Fig. 2(b), a correction factor of 0.49 is applied to  $I_c$  for estimating the current contributing to



FIG. 4. Representative magnetic-field-switching probability curves as a function of out-of-plane field for various dc gate voltages  $(V_g^{dc})$ . (b)  $\mu_0 H_C$  and  $\mu_0 H_{k,eff}$  as a function of  $V_g^{dc}$ .  $\mu_0 H_{k,eff}$ is obtained by fitting the distributions in (a). (c) VCMA coefficient  $(\xi_H)$  estimated by field-sweep method, which is shown to be independent of eCD.

switching  $I_{\text{eff}}$ , i.e.,  $I_{\text{eff}} = 0.49I_c$ , and this will be used in Sec. IV to project the switching current for optimized processed devices. Figure 5(b) summarizes  $I_c$  as a function of  $1/t_p$ . It shows a typical linear scaling in the subnanosecond regime for both transitions at all gate values, implying that magnetization reversal remains mediated by domain-wall nucleation and propagation, and that the VCMA gate does not alter the mechanism. Such linear scaling is expressed as [27]

$$I_c(V_g) = I_{c0}(V_g) + \frac{q(V_g)}{t_p},$$
(3)

where  $I_{c0}$  is the intrinsic critical current, and q is an effective charge parameter representing the number of electrons needed to be injected into the system before reversing magnetization, which also indicates the efficiency of angular momentum being transferred from the spin current to the system [27]. We plot the average intrinsic critical current  $(I_{c0}^{avg})$  and q parameter  $(q^{avg})$ , averaging from the two switching directions, as a function of  $V_g$  in Figs. 5(c) and 5(d), respectively. Both quantities are linearly reduced (increased) for  $V_g > 0$  (<0). We obtain  $I_{c0}^{avg}(0) = 0.32 \text{ mA}$  and  $q^{avg}(0) = 1.35 \times$  $10^{-13}$  C, and their dependences on  $V_g$  are -49.6  $\mu$ A/V and  $-5.43 \times 10^{-14}$  C/V, respectively. We interpret the  $I_{c0}^{avg}(V_g)$ linear scaling as a reflection of direct modification of the FLPMA upon gate-voltage applications. Since q is understood to describe the conservation of angular momentum



FIG. 5. Classical SOT switching-probability distribution  $(P_{sw})$  as a function of SOT pulsed voltage  $(V_{SOT})$  for different gate values  $(V_g)$  at  $t_p = 0.4$  ns. (b) Critical SOT switching current  $(I_c)$  at  $P_{sw} = 50\%$  as a function of  $1/t_p$ . (c) Average intrinsic critical current  $(I_{c0}^{avg})$  and (d) average q parameter  $(q^{avg})$  as a function of  $V_g$ .

[27,28], one can expect that  $q^{\text{avg}}(V_g)$  should follow the linear trend of  $I_{c0}^{\text{avg}}(V_g)$ , as we report in Fig. 5(d). With 1-V gate assistance, we quantify a 25% reduction in  $I_{c0}^{\text{avg}}$ .

We also estimate the VCMA coefficient at various  $t_p$  based on the VGSOT switching results, denoted as  $\xi_I$ . The equation to calculate  $\xi_I$  is derived from the macrospin SOT switching current equation [29]:

$$I_c \sim \frac{2e\mu_0 M_{S,\text{FL}} t_{\text{FL}}}{\hbar \theta_{\text{SH}}} \left( \frac{H_{k,\text{eff}}}{2} - \frac{H_x}{\sqrt{2}} \right) w_{\text{SOT}} t_{\text{SOT}}, \quad (4)$$

where  $\theta_{SH}$  is the spin Hall angle,  $w_{SOT}$  is the SOT track width, and  $t_{SOT}$  is the SOT layer thickness. Since we observe a linear variation of  $I_c$  on  $V_g$ , the slope is expressed as

$$\frac{\partial I_c}{\partial V_g} = \frac{e\mu_0 M_{S,\text{FL}} t_{\text{FL}}}{\hbar \theta_{\text{SH}}} \frac{\partial H_{k,\text{eff}}}{\partial V_g} w_{\text{SOT}} t_{\text{SOT}}.$$
 (5)

By substituting Eqs. (4) and (5) into Eq. (2),  $\xi_I$  is derived as

$$\xi_I \sim \frac{\mu_0 M_{S,\text{FL}} t_{\text{FL}} t_{\text{MgO}}}{2} \frac{\partial I_c}{\partial V_g} \frac{H_{k,\text{eff}}(V_g = 0)}{I_c(V_g = 0)}, \qquad (6)$$

which is an equivalent expression to that reported in Ref. [9]. Equation (6) is typically valid for estimating  $\xi_I$  from  $I_{c0}$ . However, since the slope of  $\partial I_c / \partial V_g$  is normalized by the SOT current and  $H_{k,\text{eff}}$  at  $V_g = 0$  V, one can anticipate finding that Eq. (6) is also applicable to  $I_c$ , which we confirm in Fig. 6(a), with  $\xi_I \sim 15$  fJ/Vm being independent of  $t_p$ . This further indicates that VCMA in our MTJ is,



FIG. 6. (a) VCMA coefficient estimated from VGSOT switching current ( $\xi_I$ ) as a function of  $t_p$ . (e) Comparison of VCMA coefficients estimated with current-switch and field-switch methods from 80-nm devices.

as expected, an instantaneous and electronic based effect. Importantly, we find that the  $\xi_I$  estimation method gives the same median value as the field-sweep method  $\xi_H$ , as shown in Fig. 6(b).

A reduction in switching current and, thereby, energy is one of the major benefits of VGSOT switching. To estimate the switching energy, we use an equivalent circuit, as shown in Fig. 7(a). We consider here the total energy  $(E_{\text{total}})$  spent in the present device as the sum of energy dissipations in the SOT channel  $(E_{\text{SOT}})$  and the gate channel  $(E_{\text{gate}})$ :

$$E_{\text{total}} = E_{\text{SOT}} + E_{\text{gate}},\tag{7}$$

with

$$E_{\rm SOT} = I_c^2 R_{\rm SOT} t_p, \tag{8}$$

+2

$$E_{\text{gate}} = \frac{V_g^2}{R_{\text{MTJ}} + 0.5R_{\text{SOT}}} t_p,$$
(9)

where  $R_{\text{MTJ}}$  is the resistance of the MTJ, taken as the P-state resistance. Figure 7(b) presents the energy values at  $t_p = 0.4$  and 1 ns. Since  $E_{\text{gate}}$  is negligible due to high  $R_{\text{MTJ}}$ , the main energy dissipation comes from  $E_{\text{SOT}}$ . This demonstrates the benefit of gate assistance to SOT switching, with  $E_{\text{total}}$  reduced by 45% at  $V_g = 1$  V to 30 and 41 fJ for  $t_p = 0.4$  and 1 ns, respectively.

#### C. Reliability

In this section, we investigate the reliability of VGSOT switching. First, we study how the gate duration and timing modify the average critical switching current  $(I_c^{\text{avg}})$  at  $t_{p,\text{SOT}} = 5$  ns by looking at the gate overlay for  $V_g = 1$  V. SOT and gate pulses are synchronized, and  $t_{p,g}$  is varied from 0 to 9 ns, as shown in Fig. 8(a). We observe that  $I_c^{\text{avg}}$  decreases progressively with increasing  $t_{p,g}$ , and it reaches a maximum reduction of 25% when the SOT pulse is completely overlaid by the gate, i.e.,  $t_{p,g} = t_{p,\text{SOT}}$ . We interpret this behavior as the decrease of nucleation energy, which



FIG. 7. (a) Schematic of equivalent circuit used for estimating switching energies. (b) Switching energies as a function of  $V_g$  at  $t_p = 0.4$  and 1 ns.

can also result in a reduction of the nucleation delay time reported in Refs. [9,28]. Furthermore, we extend the gate duration prior to the SOT pulse, in addition to the primitive 5 ns, as shown in Fig. 8(b). It demonstrates that the pre-SOT gate does not influence  $I_c^{\text{avg}}$ . Similar results are also obtained for  $t_{p,\text{SOT}} = 1$  ns (not shown). From the perspective of practical operation, these results suggest that one can moderately increase the gate duration to provide a sufficient gate margin to compensate for potential offsets in the SOT current arrival time, while maintaining the full advantage of current reduction and bit selectivity.

Second, we characterize the write error rate (WER) of  $10^5$  switching events. Figure 9(a) shows the WER of the AP-P transition at  $t_{p,SOT} = 0.4$  ns as a function of  $I_{SOT}$  for  $V_g = -1$ , 0, and 1 V. It reveals that, even though  $V_g = 1$  V reduces  $I_c$  by 25%, a wider separation for the WER curves is required to achieve full selectivity. To define gate selectivity, we introduce the  $S_g$  parameter, which is the ratio of the WER of the selected cell to the read error rate



FIG. 8. (a) Normalized  $I_c^{avg}$  as a function of  $t_{p,g}$  with  $V_g = 1$  V. SOT and gate pulses are synchronized, and  $t_{p,SOT} = 5$  ns.  $t_{p,g}$  is progressively increased from 0 to 9 ns. (b) Normalized  $I_c^{avg}$  as a function of additional  $t_{p,g}$  prior to primitive 5-ns overlay of the SOT pulse.



FIG. 9. (a) WER of  $10^5$  events for the AP-P transition at  $t_p = 0.4$  ns. Purple curve predicts the WER for  $\xi = 35$  fJ/Vm at  $V_g = 1$  V, which is required to achieve full selectivity. (b) Endurance tests of  $10^{12}$  cycles at applied SOT current  $I_{\text{SOT}} = 1.34$  mA and  $t_p = 0.4$  ns with 50 MHz repetition rate for (b) selected cell  $V_g = 1$  V and (c) unselected cell  $V_g = 0$  V.

(RER = 1 - WER) of the unselected cell:

$$S_g = \frac{\text{WER}(V_g)}{\text{RER}(V_g = 0)} = \frac{\text{WER}(V_g)}{1 - \text{WER}(V_g = 0)} > 1.$$
 (10)

A full gate selectivity requires  $S_g > 1$ , meaning, for example, that, at WER( $V_g$ ) = 10<sup>-5</sup>, the RER ( $V_g$  = 0) of unselected devices must be below 10<sup>-5</sup>. However, we emphasize that the  $S_g$  value will mostly depend on application requirements. To predict the required  $\xi$  to reach the target  $S_g$ , we include the VCMA effect in the WER switching-current distribution model for the SOT scheme [30]:

WER
$$(V_g) = \exp\left(-f_0 t_p \exp\left\{-\Delta(V_g) \times \left[1 - 2h_s(V_g)\left(\frac{\pi}{2} - h_s(V_g)\right)\right]\right\}\right),$$
 (11)

$$\Delta(V_g) = \Delta(V_g = 0) - \frac{\xi \pi D^2 V_g}{4k_B T t_{\text{MgO}}}$$

$$=\Delta(V_g=0) - \beta \xi V_g, \tag{12}$$

$$h_s(V_g) = \frac{I_{\text{SOT}}}{I_{c0}(V_g)},$$
 (13)

where  $h_s(V_g)$  is the ratio of applied SOT current to the intrinsic switching current, and  $\Delta(V_g)$  is the retention at the applied gate. We note that Eq. (11) typically applies for long  $t_p$  and cannot properly quantify actual device parameters. However, it fits qualitatively well with our experimental data using  $f_0=10$  GHz. We obtain  $\Delta(V_g=0)=14$  and  $\beta = 0.17$  m/fJ by fitting the experimental data, and Eq. (11) allows us to estimate that the device presented in this study would require  $\xi > 35$  fJ/Vm at  $V_g = 1$  V to realize  $S_g > 1$ . This is largely achievable in standard VCMA MTJ devices [14,25].

Lastly, we test the endurance for  $10^{12}$  cycles at a repetition rate of 50 MHz using the following conditions:  $I_{SOT} =$ 1.34 mA and  $t_p = 0.4$  ns. Such an  $I_{SOT}$  is much larger than the required current for WER  $< 10^{-5}$ . Figures 9(b) and 9(c) show that both the selected ( $V_g = 1$  V) and unselected  $(V_g = 0 \text{ V})$  cells sustain this intensive writing stress and that both MTJs and SOT tracks remain intact without any degradation in resistances, proving that the VGSOT writing scheme is robust and resilient for high-performance memory applications.

#### IV. VGSOT DEVICE-SCALING PERSPECTIVES

#### A. Device-scaling criteria

From the above studies, we project the required  $\theta_{\rm SH}$ and  $\xi$  for the scaled VGSOT PMTJ based on two scaling criteria: SOT critical current and gate selectivity. We consider a 30-nm MTJ with  $\Delta = 60$  and RA = 20  $\Omega \mu m^2$  $(t_{MgO} \sim 1 \text{ nm})$ ; these conditions are defined to achieve the required retention for embedded memory applications and to minimize the reading latency. Notably, the STT effect at such a RA range would have a negligible impact on magnetization when writing at subnanosecond speeds [31,32]. By combining Eqs. (2) and (4),  $I_c$  under gate assistance is derived as

$$I_{c}(V_{g}) \sim \frac{2e\mu_{0}M_{S,\text{FL}}t_{\text{FL}}}{\hbar\theta_{\text{SH}}} \left(\frac{H_{k,\text{eff}}}{2} - \frac{\xi V_{g}}{\mu_{0}M_{S,\text{FL}}t_{\text{FL}}t_{\text{MgO}}} - \frac{H_{x}}{\sqrt{2}}\right)$$
$$\times w_{\text{SOT}}t_{\text{SOT}}.$$
(14)

$$\times w_{\rm SOT} t_{\rm SOT}.$$
 (14)

Then, we implement  $\Delta$  into Eq. (14) and obtain

$$\Delta = \frac{\mu_0 M_{S,\text{FL}} H_{k,\text{eff}} \pi D^2 t_{\text{FL}}}{8k_B T},$$
(15)

$$I_c(V_g) \sim \frac{w_{\text{SOT}} t_{\text{SOT}}}{\hbar \theta_{\text{SH}}} \left( \frac{8ek_B T \Delta}{\pi D^2} - \frac{2e\xi V_g}{t_{\text{MgO}}} - \frac{e\mu_0 M_{S,\text{FL}} t_{\text{FL}} H_x}{\sqrt{2}} \right)$$
(16)

where D is the MTJ diameter,  $k_B$  is the Boltzmann constant, and T is the ambient temperature. Using Eq. (16)and the parallel resistance model, we project in Fig. 10 the required I<sub>eff</sub> for 1-ns writing speed based on our experimental results, with  $V_g$  being fixed at -0.7 V, to adapt the maximum supply voltage of the core transistor at beyond the 10-nm technology node [33]. Moreover, to achieve a fully functional VGSOT MRAM, we consider  $S_g > 1$  at WER $(V_g) = 10^{-5}$ , which corresponds to  $\xi > 130$  fJ/Vm in the scaled MTJ.



FIG. 10. Effective SOT switching current as a function of  $\theta_{SH}$ and  $\xi$ . Following parameters are applied: D = 30 nm,  $\Delta = 60$ ,  $t_{\rm MgO} = 1$  nm, and  $V_g = -0.7$  V. Black outlined area indicates  $I_{\rm eff} < 170 \ \mu A$  and green outlined area indicates  $S_g > 1$ . Star symbol exemplifies required  $\theta_{\rm SH}$  and  $\xi$  to fulfill these targets.

With these calculations, we find that the VGSOT scheme can mitigate the requirements of challenging SOT and VCMA parameters. For example, one can achieve  $I_{\rm eff} = 170 \ \mu A$  using the standard material in SOT MRAM technology, such as tungsten, with  $\theta_{\rm SH} = -0.45$  [34]. Correspondingly,  $\xi = 300$  fJ/Vm is needed, which can be implemented by appropriate interface engineering [35]. For comparison, these values are much more relaxed than the requirements for SOT MRAM ( $|\theta_{SH}| > 1.6$ ) and for VCMA MRAM ( $\xi > 800$  fJ/Vm, considering  $t_{MgO} =$ 1.5 nm at  $\mu_0 H_x = 0$  mT) of the same  $\Delta$ . A further reduction in Ieff would require emerging SOT materials with larger values, such as topological insulators (TI) [19,20]. We note that  $\xi > 400$  fJ/Vm is not desired, as it would enter into a pure VCMA operation regime.

#### B. Design-to-technology co-optimization analysis

Finally, we perform an extensive design-to-technology co-optimization (DTCO) analysis to benchmark the VGSOT performance at the 5-nm technology node against other embedded memory technologies, such as static RAM (SRAM), STT MRAM, and SOT MRAM. In Fig. 11, the performance values for high-density (HD) and highperformance (HP) SRAM are estimated based on the device sizing constraints of different foundries [36–39]. We consider a 45-nm gate pitch and a 30-nm metal pitch for our STT MRAM [40] and SOT MRAM [41] designs to optimize the performances. The power consumptions are estimated for 128-kbit macromemory with 64-bit data output. For VGSOT MRAM, the two and four MTJ variants in VGSOT represent the number of pillars on a single SOT track within a single-bit cell [Fig. 1(b)]. VGSOT performance estimation would include variables such as the

| Specs                         | Bit-Cell Types |                   |        |        |        |        |                   |
|-------------------------------|----------------|-------------------|--------|--------|--------|--------|-------------------|
|                               | SRAM           |                   | CTT    | SOT    | VGSOT  |        |                   |
|                               | HD             | HP                | 511    | 301    | 2MTJ   | 4MTJ   | Projected         |
| Area ( $\mu$ m <sup>2</sup> ) | 0.021          | 0.028             | 0.0084 | 0.016  | 0.0122 | 0.009  | 0.009             |
| RD Power/bit<br>(nW)          | 7.28           | 18.7              | 6.20   | 25.5   | 3.16   | 2.96   | 5.8               |
| WR Power/bit<br>(nW)          | 9.85           | 25.7              | 24.4   | 31.4   | 47.5   | 46.5   | 4.6               |
| RD Latency<br>(ns)            | ~1.5           | ~0.8              | ~2.8   | ~1     | ~10    | ~10    | ~5                |
| WR Latency<br>(ns)            | ~1.5           | ~0.8              | ~20    | ~2     | ~1     | ~1     | ~1                |
| $V_{\rm DD}({ m V})$          | ~0.7           | ~0.7              | ~0.7   | ~0.7   | ~0.7   | ~0.7   | ~0.7              |
| Retention                     |                | -                 | >10yrs | >10yrs | >10yrs | >10yrs | >10yrs            |
| Endurance                     | >1016          | >10 <sup>16</sup> | >109   | >1014  | >1014  | >1014  | >10 <sup>14</sup> |

FIG. 11. DTCO analysis of performance for different embedded memory technologies at 5-nm technology node, including SRAM, STT MRAM, SOT MRAM, and VGSOT MRAM. Projected values for VGSOT are estimated with improved MTJ properties.

number of MTJ pillars, the SOT line length or resistance, the spin Hall angle, and the VCMA coefficient. We estimate that the four-MTJ VGSOT design can significantly reduce the effective area compared with that of conventional SOT MRAM, making it comparable to STT MRAM and less than 50% of the HD SRAM with minimal performance degradation. As emphasized earlier, due to the large MTJ resistance in our present devices, the read performance is limited. This can be resolved by optimizing the RA product to RA = 20  $\Omega \mu m^2$  without compromising the benefits of VCMA gate effects. The write power of the two-MTJ and four-MTJ designs under the present VCMA coefficient remains larger than the typical SOT cell, which is due to the increase in SOT channel length and resistance. The minor difference between the write power of two-MTJ and four-MTJ designs stems from the change in the WL capacitance when increasing the number of pillars. Eventually, the write performance can also be enhanced with improved SOT and VCMA parameters. We project the VGSOT performance based on the following conditions:  $\Delta = 60$ , RA = 20  $\Omega \mu m^2$ , SOT resistivity  $\rho_{\text{SOT}} = 160 \ \mu\Omega \text{ cm}, \ \theta_{\text{SH}} = -0.45, \text{ and } \xi = 300 \text{ fJ/Vm}.$  It shows 2 and 10 times improvements, respectively, in read latency and write power, opening design perspectives for high-performance, low-power, and high-density embedded memories as well as in memory computing applications.

#### **V. CONCLUSION**

We present a complete voltage-gate-assisted spin-orbittorque switching study on PMTJ devices. Such a writing approach is of great interest, on one hand, to minimize the SOT write energy, and, on the other hand, to gain architecture density by combining multiple MTJs on the same SOT track with a VCMA gate acting as the bit selector. From the dependences of the SOT critical switching current on gate voltage (with a gate duration equal to the SOT pulse), we find that both the intrinsic current and the chargeconservation parameter, q, scale linearly with the gate voltage, which corresponds to the expected direct modification of PMA and nucleation energy by VCMA. We also propose a generalized method to evaluate the VCMA coefficient from time-dependent switching experiments. As expected from a purely electronic VCMA effect,  $\xi_I$  is independent of the writing speed, and its value is similar to that obtained from the traditional magnetic field method,  $\xi_H$ . In addition, we show that a fully gate-overlaid SOT pulse is required to maximize the gate effects, and both pre-SOT and post-SOT gates have no impact on the SOT switching efficiency or selectivity. To highlight the VGSOT switching reliability, we investigate the write error rate down to  $10^{-5}$  with no error, and both selected and unselected cell endure intensive write stress for more than 10<sup>12</sup> cycles without signs of degradation. Interestingly, we show through a simple device metric analysis that the VGSOT scheme can ease the requirements of challenging high SOT and VCMA parameters. This would relieve the need for complex SOT materials with  $\theta_{SH} > 1$ , which currently raise the complexities for optimizing MTJ properties and integration processes. Finally, we benchmark the VGSOT device performance against other embedded memories (SRAM, STT MRAM, SOT MRAM) using design-totechnology co-optimization analysis, and we determine that the VGSOT four-MTJ design is energy efficient with a fast read-write speed and density close to that of a two-terminal device. This makes VGSOT an appealing candidate for memory applications requiring high density, high performance, nonvolatility, and low power.

#### ACKNOWLEDGMENT

This work is supported by IMEC's Industrial Affiliation Program on MRAM devices.

- B. Dieny, *et al.*, Opportunities and challenges for spintronics in the microelectronics industry, Nat. Electron. 3, 446 (2020).
- [2] K. Lee, et al., in IEEE International Electron Devices Meeting (IEDM) (2019), pp. 2.2.1–2.2.4.
- [3] V. B. Naik, et al., in IEEE International Electron Devices Meeting (IEDM) (2019), pp. 2.3.1–2.3.4.
- [4] J. G. Alzate, et al., in IEEE International Electron Devices Meeting (IEDM) (2019), pp. 2.4.1–2.4.4.
- [5] G. Hu, et al., in IEEE International Electron Devices Meeting (IEDM) (2019), pp. 2.6.1–2.6.4.
- [6] T. Devolder, J. Hayakawa, K. Ito, H. Takahashi, S. Ikeda, P. Crozat, N. Zerounian, J.-V. Kim, and C. Chappert, Single-Shot Time-Resolved Measurements of Nanosecond-Scale Spin-Transfer Induced Switching: Stochastic Versus Deterministic Aspects, Phys. Rev. Lett. 100, 057206 (2008).

- [7] A. Manchon, J. Zelezny, I. M. Miron, T. Jungwirth, J. Sinova, A. Thiaville, K. Garello, and P. Gambardella, Current-induced spin-orbit torques in ferromagnetic and antiferromagnetic systems, Rev. Mod. Phys. **91**, 035004 (2019).
- [8] W. Kang, Y. Ran, Y. Zhang, W. Lv, and W. Zhao, Modeling and exploration of the voltage-controlled magnetic anisotropy effect for the next-generation low-power and high-speed MRAM applications, IEEE Trans. Nanotech. 16, 3 (2017).
- [9] E. Grimaldi, V. Krizakova, G. Sala, F. Yasin, S. Couet, G. S. Kar, K. Garello, and P. Gambardella, Single-shot dynamics of spin-orbit torque and spin transfer torque switching in three-terminal magnetic tunnel junctions, Nat. Nanotech. 15, 111 (2020).
- [10] K. Garello, F. Yasin, S. Couet, L. Souriau, J. Swerts, S. Rao, S. Van Beek, W. Kim, E. Liu, S. Kundu, D. Tsvetanova, N. Jossart, K. Croes, E. Grimaldi, M. Baumgartner, D. Crotti, A. Furnemont, P. Gambardella, and G. S. Kar, in *IEEE Symposium on VLSI Circuits* (2018), pp. 81–82.
- [11] S. Miwa, M. Suzuki, M. Tsujikawa, T. Nozaki, T. Nakamura, M. Shirai, S. Yuasa, and Y. Suzuki, Perpendicular magnetic anisotropy and its electric-field-induced change at metal-dielectric interfaces, J. Phys. D: Appl. Phys. 52, 063001 (2019).
- [12] S. Kanai, M. Yamanouchi, S. Ikeda, Y. Nakatani, F. Matsukura, and H. Ohno, Electric field-induced magnetization reversal in a perpendicular anisotropy CoFeB-MgO magnetic tunnel junction, Appl. Phys. Lett. 101, 122403 (2012).
- [13] C. Grezes, F. Ebrahimi, J. G. Alzate, X. Cai, J. A. Katine, J. Langer, B. Ocker, P. Khalili Amiri, and K. L. Wang, Ultra-low switching energy and scaling in electric-fieldcontrolled nanoscale magnetic tunnel junctions with high resistance-area product, Appl. Phys. Lett. **108**, 012403 (2016).
- [14] Y. C. Wu, W. Kim, K. Garello, F. Yasin, G. Jayakumar, S. Couet, R. Carpenter, S. Kundu, S. Rao, D. Crotti, J. Van Houdt, G. Groeseneken, and G. S. Kar, in *Symposium* on VLSI Technology Digest of Technical Papers - TMFS.4 (2020), pp. 1–2.
- [15] K. Garello, F. Yasin, H. Hody, S. Couet, L. Souriau, S. H. Sharifi, J. Swerts, R. Carpenter, S. Rao, W. Kim, J. Wu, K. K. Vudya Sethu, M. Pak, N. Jossart, D. Crotti, A. Furnemont, and G. S. Kar, in *IEEE Symposium on VLSI Technology* (2019), pp. T194–T195.
- [16] S. Fukami, C. Zhang, S. DuttaGupta, A. Kurenkov, and H. Ohno, Magnetization switching by spin-orbit torque in an antiferromagnet-ferromagnet bilayer system, Nat. Mater. 15, 535 (2016).
- [17] S. Z. Peng, J. Q. Lu, W. X. Li, L. Z. Wang, H. Zhang, X. Li, K. L. Wang, and W. S. Zhao, in *IEEE International Electron Devices Meeting (IEDM)* (2019), pp. 28.6.1–28.6.4.
- [18] M. Wang, W. Cai, D. Zhu, Z. Wang, J. Kan, Z. Zhao, K. Cao, Z. Wang, Y. Zhang, C. Park, J. P. Wang, A. Fert, and W. Zhao, Field-free switching of a perpendicular magnetic tunnel junction through interplay of spin-orbit and spin-transfer torques, Nat. Electron. 1, 582 (2018).
- [19] A. R. Mellnik, J. S. Lee, A. Richardella, J. L. Grab, P. J. Mintun, M. H. Fischer, A. Vaezi, A. Manchon, E.-A.

Kim, N. Samarth, and D. C. Ralph, Spin-transfer torque generated by a topological insulator, Nature **511**, 449 (2014).

- [20] Y. Fan, P. Upadhyaya, X. Kou, M. Lang, S. Takei, Z. Wang, J. Tang, L. He, L.-T. Chang, M. Montazeri, G. Yu, W. Jiang, T. Nie, R. N. Schwartz, Y. Tserkovnyak, and K. L. Wang, Magnetization switching through giant spin-orbit torque in a magnetically doped topological insulator heterostructure, Nature Mater. 13, 699 (2014).
- [21] C. Grezes, H. Lee, A. Lee, S. Wang, F. Ebrahimi, X. Li, K. Wong, J. A. Katine, B. Ocker, J. Langer, P. Gupta, P. K. Amiri, and K. L. Wang, Write error rate and read disturbance in electric-field-controlled magnetic random-access memory, IEEE Magn. Lett. 8, 3102705 (2017).
- [22] H. Yoda, N. Shimomura, Y. Ohsawa, S. Shirotori, Y. Kato, T. Inokuchi, Y. Kamiguchi, B. Altansargai, Y. Saito, K. Koi, H. Sugiyama, S. Oikawa, M. Shimizu, M. Ishikawa, K. Ikegami, and A. Kurobe, in *IEEE International Electron Devices Meeting (IEDM)* (2016), pp. 27.6.1–27.6.4.
- [23] H. Lee, C. Grezes, S. Wang, F. Ebrahimi, P. Gupta, P. Khalili Amiri, and K. L. Wang, Source line sensing in magneto-electric random-access memory to reduce read disturbance and improve sensing margin, IEEE Magn. Lett. 7, 3103405 (2016).
- [24] L. Thomas, G. Jan, J. Zhu, H. Liu, Y. J. Lee, S. Le, R. Y. Tong, K. Pi, Y. J. Wang, D. Shen, R. He, J. Haq, J. Teng, V. Lam, K. Huang, T. Zhong, T. Torng, and P. K. Wang, Perpendicular spin transfer torque magnetic random access memories with high spin torque efficiency and thermal stability for embedded applications (invited), J. Appl. Phys. 115, 172615 (2014).
- [25] W. Skowronski, T. Nozaki, D. D. Lam, Y. Shiota, K. Yakushiji, H. Kubota, A. Fukushima, S. Yuasa, and Y. Suzuki, Underlayer material influence on electric-field controlled perpendicular magnetic anisotropy in CoFeB/MgO perpendicular magnetic tunnel junctions, Phys. Rev. B 91, 184410 (2015).
- [26] J. Huang, C. H. Sim, V. B. Naik, M. Tran, S. T. Lim, A. Huang, Q. J. Yap, and G. Han, Electric field effect on a double MgO CoFeB-based free layer, J. Magn. Magn. Mater. 401, 1150 (2016).
- [27] K. Garello, C. O. Avci, I. M. Miron, M. Baumgartner, A. Ghosh, S. Auffret, O. Boulle, G. Gaudin, and P. Gambardella, Ultrafast magnetization switching by spin-orbit torques, Appl. Phys. Lett. 105, 212402 (2014).
- [28] V. Krizakova, K. Garello, E. Grimaldi, G. S. Kar, and P. Gambardella, Field-free switching of magnetic tunnel junctions driven by spin-orbit torques at sub-ns timescales, Appl. Phys. Lett. **116**, 232406 (2020).
- [29] K.-S. Lee, S.-W. Lee, B.-C. Min, and K.-J. Lee, Threshold current for switching of a perpendicular magnetic layer induced by spin Hall effect, Appl. Phys. Lett. 102, 112410 (2013).
- [30] S.-W. Lee and K.-J. Lee, Emerging three-terminal magnetic memory devices, Proc. IEEE 104, 10 (2016).
- [31] S. Kanai, Y. Nakatani, M. Yamanouchi, S. Ikeda, H. Sato, F. Matsukura, and H. Ohno, Magnetization switching in a CoFeB/MgO magnetic tunnel junction by combining spintransfer torque and electric-field effect, Appl. Phys. Lett. 104, 212406 (2014).

- [32] Y. Shiota, T. Nozaki, F. Bonell, S. Murakami, T. Shinjo, and Y. Suzuki, Induction of coherent magnetization switching in a few atomic layers of FeCo using voltage pulses, Nat. Mater. 11, 39 (2012).
- [33] E. Sicard, Introducing 7-nm FinFET technology in Microwind, hal-01558775 (2017).
- [34] K. Garello, F. Yasin, and G. S. Kar, in *IEEE International Memory Workshop (IMW)* (2019), pp. 101–104.
- [35] T. Nozaki, M. Endo, M. Tsujikawa, T. Yamamoto, T. Nozaki, M. Konoto, H. Ohmori, Y. Hugo, H. Kubota, A. Fukushima, M. Hosomi, M. Shirai, Y. Suzuki, and S. Yuasa, Voltage-controlled magnetic anisotropy in an ultrathin Ir-doped Fe layer with a CoFe termination layer, APL Mater. 8, 011108 (2020).
- [36] J. Chang, Y.-H. Chen, G. Chan, H. Cheng, P.-S. Wang, Y. Lin, H. Fujiwara, R. Lee, H.-J. Liao, P.-W. Wang, G. Yeap, and Q. Li, in *IEEE International Solid-State Circuits Conference (ISSCC)* (2020), pp. 238–240.
- [37] M. K. Gupta, P. Weckx, S. Cosemans, P. Schuddinck, R. Baert, D. Yakimets, D. Jang, Y. Sherazi, P. Raghavan, A.

Spessot, A. Mocuta, and W. Dehaene, in *European Solid-State Device Research Conference (ESSDERC)* (2017), pp. 256–259.

- [38] M. Clinton, R. Singh, M. Tsai, S. Zhang, B. Sheffield, and J. Chang, in *IEEE International Solid-State Circuits Conference (ISSCC)* (2018), pp. 200–201.
- [39] J. Chang, Y.-H. Chen, W.-M. Chan, S. P. Singh, H. Cheng, H. Fujiwara, J.-Y. Lin, K.-C. Lin, J. Hung, R. Lee, H.-J. Liao, J.-J. Liaw, Q. Li, C.-Y. Lin, M.-C. Chiang, and S.-Y. Wu, in *IEEE International Solid-State Circuits Conference* (*ISSCC*) (2017), pp. 206–207.
- [40] S. Sakhare, M. Perumkunnil, T. Huynh Bao, S. Rao, W. Kim, D. Crotti, F. Yasin, S. Couet, J. Swerts, S. Kundu, D. Yakimets, R. Baert, H. R. Oh, A. Spessot, A. Mocuta, G. S. Kar, and A. Furnemont, in *IEEE International Electron Devices Meeting (IEDM)* (2018), pp. 18.3.1–18.3.4.
- [41] M. Gupta, M. Perumkunnil, K. Garello, S. Rao, F. Yasin, G. S. Kar, and A. Furnemont, in *IEEE International Electron Devices Meeting (IEDM)* (2020), pp. 24.5.1–24.5.4.