

## Reliable Technology Evaluation of SiGe HBTs and MOSFETs: f MAX Estimation From Measured Data

Bishwadeep Saha, Sébastien Fregonese, Bernd Heinemann, Patrick Scheer, Pascal Chevalier, Klaus Aufinger, Anjan Chakravorty, Thomas Zimmer

### ▶ To cite this version:

Bishwadeep Saha, Sébastien Fregonese, Bernd Heinemann, Patrick Scheer, Pascal Chevalier, et al.. Reliable Technology Evaluation of SiGe HBTs and MOSFETs: f MAX Estimation From Measured Data. IEEE Electron Device Letters, 2021, 42 (1), pp.14-17. 10.1109/LED.2020.3040891 . hal-03111195

## HAL Id: hal-03111195 https://hal.science/hal-03111195

Submitted on 15 Jan2021

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Reliable Technology Evaluation of SiGe HBTs and MOSFETs: $f_{MAX}$ Estimation from Measured Data

Bishwadeep Saha, Sébastien Frégonese, Bernd Heinemann, Patrick Scheer, Pascal Chevalier, Klaus Aufinger, Member, IEEE, Anjan Chakravorty, Member, IEEE and Thomas Zimmer, Senior Member, IEEE

Abstract—Maximum oscillation frequency  $(f_{MAX})$  of mmwave transistors is one of the key figures of merit (FOMs) for evaluating the HF-performance of a given technology. However, accurate measurements of  $f_{MAX}$  are very difficult. Determination of  $f_{MAX}$  is significantly affected by the measurement uncertainties in the admittance (y) parameters. In order to get rid of the random measurement error and to obtain a reliable and stable  $f_{MAX}$  value, the frequency dependent y-parameters are described by rational functions formulated from the smallsignal hybrid  $\pi$ -model of the transistor under investigation. The parameters of these functions are determined following a least square error technique that minimizes the functional error with the measured data. The approach is especially useful for a fast and reliable evaluation of  $f_{MAX}$  value. Devices from two different SiGe and an FDSOI (Fully Depleted Silicon On Insulator) MOS technology are measured and stable  $f_{MAX}$  values are estimated following this approach.

Index Terms—SiGe HBTs; MOS; y-parameters; maximum oscillation frequency; analytical modeling; small-signal model.

#### I. INTRODUCTION

T HE demand for increased functionality and speed of modern communication system drives the evaluation of various transistor technologies [1]. These unique technologies differ from one another in terms of doping profiles, geometries and structures. In this rapid development, heterojunction bipolar transistors (HBTs) or advanced CMOS technologies find applications in millimeter and sub-millimeter wave frequency range [2], [3], [4], [5]. In this region of applications, realizations of power amplifiers and low noise amplifiers are limited by transit frequency ( $f_T$ ) and maximum oscillation frequency ( $f_{MAX}$ ). Also to achieve the required functionality,  $f_T$  and

Manuscript received October 02, 2020; revised November 20, 2020. This work is partly funded by the French nouvelle Aquitaine Authorities through the FAST project. The research leading to these results has received funding from the European Commission's ECSEL Joint Undertaking under grant agreement  $n^{\circ}$  737454 - project TARANTO - and the respective Public Authorities of France, Austria, Germany, Greece, Italy and Belgium.

B. Saha is with the IMS Laboratory, University of Bordeaux and CNRS UMR 5218, 33405 Talence, France, and also with the Department of Electrical Engineering, Indian Institute of Technology Madras (IIT Madras), Chennai 600036, India (e-mail: bishwadeep.saha@ims-bordeaux.fr).

S. Fregonese and T. Zimmer are with the IMS Laboratory, University of Bordeaux and CNRS UMR 5218, 33405 Talence, France.

B. Heinemann is with IHP Leibniz-Institut fuer innovative Mikroelektronik, Im Technologiepark 25, 15236 Frankfurt (Oder).

P. Scheer and P. Chevalier are with STMicroelectronics, 850 rue Jean Monnet, 38926 Crolles, France.

K. Aufinger is with Infineon Technologies AG, Am Campeon 1-12, 85579 Neubiberg, Germany.

A. Chakravorty is with Department of Electrical Engineering, Indian Institute of Technology, Madras, India.

 $f_{MAX}$  should be at least three to four times higher than the operating frequency. The present state-of-the-art SiGe HBTs are shown to have  $f_T$  above 500 GHz and  $f_{MAX}$  above 720 GHz at room temperature [6]. Additional studies reveal that these parameter values are heading towards terahertz level [7], [8]. For a trustworthy evaluation of such a technology under development, it would be very useful to have a quick and reliable estimation methodology for the corresponding  $f_T$  and  $f_{MAX}$ .

1

Traditionally,  $f_{MAX}$  is extrapolated to zero from U(f) characteristics as demonstrated in [9], [10] with U being the Mason's gain [11] expressed in two-port parameters as

$$U = \frac{|y_{21} - y_{12}|^2}{4[Re\{y_{11}\}Re\{y_{22}\} - Re\{y_{12}\}Re\{y_{21}\}]}.$$
 (1)

In [10], a single pole transfer function is fitted to U(f) allowing to determine  $f_{MAX}$  by the intercept of the fitted line with the x-axis. In both the works, the extrapolated  $f_{MAX}$  values are more than 1 decade higher than the measurement range. It is well known that the extrapolation is very sensitive to the measurement noise. Hence, the extrapolated values are prone to under- or overestimation from the actual value. An alternative method [5], [6], [12] to obtain the  $f_{MAX}$  is to use the approximation

$$f_{MAX} = f\sqrt{U} \tag{2}$$

where f is the frequency of measurement.

In a first approximation  $f_{MAX}$  is supposed to be independent of frequency since U varies inversely with the square of frequency in (2). It appears that  $f_{MAX}$  starts to decrease slightly from the mid-frequency range where the -20 dB/decade roll-off approximation of the power gain is no more valid. This decrease is mainly due to the influence of the substrate capacitance; and depending on the technology, its influence is more or less pronounced. Other second order effects can also play a role in the decrease of  $f_{MAX}$  when the measured frequency approaches  $f_{MAX}$  value. But even in the lower frequency range, it is quite difficult to obtain a nearly constant frequency-independent  $f_{MAX}$  using (2) mainly because of the extremely low magnitude and measurement uncertainty of some of the measured y-parameters [13], [14]. Recently a study has been carried out in [15] showing the uncertainty in extracting the  $f_{MAX}$  in the low frequency regime (below 80 GHz) for the two most advanced CMOS processes.

As a consequence, the extracted  $f_{MAX}$  is very noisy over frequency. Such a fluctuation poses serious confusion to the technologist while evaluating and optimizing a given technology. Very often, an already obtained performance improvement is masked by the measurement and estimation error in  $f_{MAX}$ ; subsequently an unambiguous announcement of the actually obtained technology advancement is hindered. Hence, it is desirable to adopt a strategy that quickly estimates a frequencyindependent  $f_{MAX}$  even from a noisy experimental data.

In this paper, first we develop analytical formulations of yparameters based on small-signal hybrid  $\pi$ -model (presented in section II). Then we extract the parameters used in the formulations by properly interpolating the measured data. Subsequently we apply these formulations to extract  $f_{MAX}$ using (2) (detailed in section III). Since the analytical formulations are not prone to noise, this approach yields reliable values for  $f_{MAX}$  over the entire range of frequency at which measurement is carried out. The limitations of this method have been discussed in section IV and finally, we conclude in section V.

#### A. Case study

In order to highlight the need for reliable  $f_{MAX}$  determination method, we consider some specific HBT structures (with thermally aware BEOL design) realized in a state-of-theart SiGe BiCMOS HBT technology from Infineon (B11HFC) having an  $f_T$  = 250 GHz,  $f_{MAX}$  = 370 GHz and 6 levels of metallization [16]. The investigated test structures consist of a transistor cell having specially designed metal stacks in the BEOL, which act as heat spreaders, as can be observed in Fig. 1 (left). The test-structures under study are designed in-house and consist of a single transistor having a CBEBC arrangement for the contacts and are connected in common emitter configuration. Different configurations for BEOL metallization upon the active part of the component have been fabricated. For the first set of test structures the metal bars are stacked one on top of the other and connected by vias; the additional metal dummies have a gradually increasing width till 1.52  $\mu$ m for the M4<sub>wide</sub> structure as shown in Fig. 1 (left). These structures are named as M2wide, M3wide and M4wide, where the number stands for the level of the last metal stack that is added and M indicates that the metal dummies are placed above the emitter contact. A complete DC and RF electrical characterization is performed on this test structures (and de-embedded using the same open and short structures for all the transistors under study) in order to investigate the performance improvements. The results for the  $f_{MAX}$  determination using (1) and (2) are plotted in Fig. 1 (right). Although we can identify an impact of the contact configuration, a clear assessment is not possible due to the noisy nature of the data.

#### II. ANALYTICAL FORMULATIONS AND PARAMETER EXTRACTION

The noisy  $f_{MAX}$  has its origin from the measured yparameters, in particular from  $Re\{y_{12}\}$  and  $Re\{y_{22}\}$ . Now to minimize the measured noise and to form the analytical relationship of the admittance parameters, we have used a small-signal hybrid  $\pi$ -model [17] as a vehicle and the following formulations are interpolated over measured data using



Fig. 1. 3D representation of the  $M4_{wide}$  test structure with drawn emitter window 5  $\mu$ m x 0.34  $\mu$ m (left) and frequency-dependent  $f_{MAX}$  for the different BEOL contact configurations (right).



Fig. 2. Frequency-dependent admittance parameters for 130 nm BiCMOS SiGe HBT 8x (0.105  $\mu$ m x 1  $\mu$ m) biased at V<sub>BE</sub> = 0.89 V and V<sub>CB</sub> = 0.25 V and 55 nm BiCMOS SiGe HBT (0.09  $\mu$ m x 4.8  $\mu$ m) biased at V<sub>BE</sub> = 0.88 V and V<sub>CB</sub> = 0.5 V and 28 nm FDSOI MOS transistor (on right y-axis) biased at V<sub>GS</sub> = 0.6 V and V<sub>DS</sub> = 1 V unit.

least-mean square technique. The formulations in the form of rational functions are expressed as (with angular frequency,  $\omega$  and ij = 11, 12, 21 and 22)

$$\operatorname{Re}\{y_{ij}\} \simeq \frac{a_{1,ij} + a_{2,ij}\omega^2}{1 + a_{3,ij}\omega^2},\tag{3}$$

$$\operatorname{Im}\{y_{ij}\} \simeq \frac{b_{1,ij}\omega}{1 + b_{2,ij}\omega^2}.$$
(4)

Note that for  $Re{y_{12}}$ ,  $a_{1,12} = 0$ . The determination of the parameters appearing in (3) and (4) are straight-forward and done in the following way. First, the technique of division of polynomial is performed to normalize with respect to the first term in the denominator up to second order in  $\omega$  since we have observed that even higher order terms contribute insignificantly over the characteristics. Then the quadratic regression is applied to obtain the parameters. The advantages of this procedure are that (i) the interpolated *y*-parameters are obtained immediately and (ii) the measurement noise is eliminated. Also the use of optimization procedure such as the well-known Levenberg-Marquardt algorithm yields comparable results.

#### **III. RESULTS AND DISCUSSIONS**

To test the utility of the closed-form equations, small-signal *s*-parameter measurements of SiGe HBT are performed on two different technologies. One of them represents an intermediate status of HBT developments within the DOTSEVEN project [16] based on a 130 nm BiCMOS platform. The corresponding 8-fingers transistor with an effective emitter area of  $8 \times (0.105 \ \mu m \times 1 \ \mu m)$  is biased at  $V_{CB} = 0.25$  V and  $V_{BE} = 0.89$  V. The second technology concerns a 55 nm BiCMOS platform [18] and the corresponding SiGe HBT with an effective emitter area of  $0.09 \ \mu m \times 4.8 \ \mu m$  is biased at  $V_{CB} = 0.5$  V and  $V_{BE} = 0.88$  V. Measurements of both the devices are carried out from 1 GHz to 67 GHz using Agilent network analyzer (E8361A) and Agilent DC source (E5270B).

To calibrate the network analyzer, off-wafer SOLT (Short-Open-Load-Through) calibration has been performed on Impedance Standard Substrate followed by an on-wafer OPEN-SHORT de-embedding to remove the effect of pad capacitance and feeding inductance [12], [19]. The generality of this work is also verified by employing measured data from 28 nm FDSOI technology [20]. The measured MOS transistor contains 40 fingers of 0.5  $\mu$ m width and nominal gate length of 30 nm. To measure the s-parameters, off-wafer SOLT calibration on Impedance Standard Substrate along with the on-wafer Pad-Short-Open de-embedding [21] was carried out from 1 GHz to 67 GHz. Fig. 2 shows the interpolation results for the y-parameters from all three technologies using equation (3) and (4). Fig. 3 (above) shows the  $f_{MAX}$  value obtained from the interpolated y-parameters for the three technologies. Fig. 3 (below) also shows the  $f_{MAX}$  results obtained from the interpolation for the technology flavors as presented in Fig. 1. It is observed that the use of the analytical formulations discussed in section II results in a clear technology assessment concerning the improvement obtained by the addition of BEOL metals.

#### **IV. LIMITATIONS**

The proposed method is valid if the measured *s*-parameters have only random measurement errors but no systematic measurement errors. Even in the latest measurement



Fig. 3. Frequency-dependent  $f_{MAX}$  for 130 nm BiCMOS SiGe HBT 8x (0.105  $\mu$ m x 1  $\mu$ m) biased at  $V_{BE} = 0.89$  V and  $V_{CB} = 0.25$  V and 55 nm BiCMOS SiGe HBT (0.09  $\mu$ m x 4.8  $\mu$ m) biased at  $V_{BE} = 0.88$  V and  $V_{CB} = 0.5$  V and for 28 nm FDSOI MOS transistor (on right y-axis) biased at  $V_{GS} = 0.6$  V and  $V_{DS} = 1$  V (above) and frequency-dependent  $f_{MAX}$  for the different BEOL contact configurations obtained by interpolated y-parameters (below).

equipment, systematic errors can be observed due to coupling of the probes with the wafer surface for a given frequency range [22]. Accordingly, the frequency range in which the elimination of the systematic measurement error is guaranteed, this approach can be used. Moreover, the operator must be very careful to avoid any probe positioning mismatch and to ensure reliable and repeatable pad contacts.

#### V. CONCLUSIONS

In this work, we have demonstrated an approach to predict  $f_{MAX}$  by formulating analytical equations of admittance parameters  $(y_{11}, y_{12}, y_{21}, y_{22})$  based on the small-signal hybrid  $\pi$ -model. The proposed approach addresses the problem of predicting  $f_{MAX}$  in the low frequency regime in spite of noisy measurement data. To that aim the least mean square based interpolation technique is applied to obtain the most reliable estimation in contrast to the traditional method that is very sensitive to the measurement noise. Our approach also takes care of the  $f_{MAX}$  roll-off mainly observed in the high frequency regime which can not be obtained following the conventional  $f_{MAX}$  extraction from the unilateral gain versus frequency characteristics with a fitting line having a slope of -20 dB/decade. Observations carried on 130 nm and 55 nm BiCMOS as well as on 28 nm FDSOI technologies lead to the conclusion that the use of rational function in the Mason's gain formula can provide accurate, robust and reliable estimation of  $f_{MAX}$ . This is extremely important for a reliable assessment of a technology under evaluation. However, there is still some uncertainty in the  $f_{MAX}$  value estimated from the low frequency measurements. In order to obtain the true  $f_{MAX}$ value, measurement beyond 100 GHz (close to the  $f_{MAX}$ ) needs to be carried out.

#### REFERENCES

- [1] H. S. Bennett, R. Brederlow, J. C. Costa, P. E. Cottrell, W. M. Huang, A. A. Immorlica, J. E. Mueller, M. Racanelli, H. Shichijo, C. E. Weitzel, and Bin Zhao, "Device and technology evolution for Si-based RF integrated circuits," *IEEE Transactions on Electron Devices*, vol. 52, no. 7, pp. 1235–1258, July 2005, DOI: 10.1109/TED.2005.850645.
- [2] J. S. Rieh, D. Greenberg, M. Khater, K. T. Schonenberg, S. J. Jeng, F. Pagette, T. Adam, A. Chinthakindi, J. Florkey, B. Jagannathan, J. Johnson, R. Krishnasamy, D. Sanderson, C. Schnabel, P. Smith, A. Stricker, S. Sweeney, K. Vaed, T. Yanagisawa, D. Ahlgren, K. Stein, and G. Freeman, "SiGe HBTs for millimeter-wave applications with simultaneously optimized f<sub>T</sub> and f<sub>max</sub> of 300 GHz," in 2004 IEE Radio Frequency Integrated Circuits (RFIC) Systems. Digest of Papers, June 2004, pp. 395–398, DOI: 10.1109/RFIC.2004.1320632.
- [3] B. A. Orner, M. Dahlstrom, A. Pothiawala, R. M. Rassel, Q. Liu, H. Ding, M. Khater, D. Ahlgren, A. Joseph, and J. Dunn, "A BiCMOS Technology Featuring a 300/330 GHz (f<sub>T</sub>/f<sub>max</sub>) SiGe HBT for Millimeter Wave Applications," in 2006 Bipolar/BiCMOS Circuits and Technology Meeting, Oct. 2006, pp. 1–4, DOI: 10.1109/BIPOL.2006.311157.
- [4] A. Joseph, V. Jain, S. N. Ong, R. Wolf, S. F. Lim, and J. Singh, "Technology Positioning for mm Wave Applications: 130/90nm SiGe BiCMOS vs. 28nm RFCMOS," in 2018 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCI-CTS), Oct. 2018, DOI: 10.1109/BCICTS.2018.8551002.
- [5] S. P. Voinigescu, E. Dacquay, V. Adinolfi, I. Sarkas, A. Balteanu, A. Tomkins, D. Celi, and P. Chevalier, "Characterization and Modeling of an SiGe HBT Technology for Transceiver Applications in the 100–300-GHz Range," *IEEE Transactions on Microwave Theory and Techniques*, vol. 60, no. 12, pp. 4024–4034, 2012, DOI: 10.1109/TMTT.2012.2224368.
- [6] B. Heinemann, H. Rücker, R. Barth, F. Bärwolf, J. Drews, G. G. Fischer, A. Fox, O. Fursenko, T. Grabolla, F. Herzel, J. Katzer, J. Korn, A. Krüger, P. Kulse, T. Lenke, M. Lisker, S. Marschmeyer, A. Scheit, D. Schmidt, J. Schmidt, M. A. Schubert, A. Trusch, C. Wipf, and D. Wolansky, "SiGe HBT with f<sub>T</sub>/f<sub>max</sub> of 505 GHz/720 GHz," in 2016 *IEEE International Electron Devices Meeting (IEDM)*, Dec. 2016, pp. 3.1.1–3.1.4, DOI: 10.1109/IEDM.2016.7838335.
- [7] M. Schroter, G. Wedel, B. Heinemann, C. Jungemann, J. Krause, P. Chevalier, and A. Chantre, "Physical and Electrical Performance Limits of High-Speed SiGeC HBTs—Part I: Vertical Scaling," *IEEE Transactions on Electron Devices*, vol. 58, no. 11, pp. 3687–3696, Nov. 2011, DOI: 10.1109/TED.2011.2163722.
- [8] P. Chevalier, W. Liebl, H. RÜcker, A. Gauthier, D. Manger, B. Heinemann, G. Avenier, and J. BÖck, "SiGe BiCMOS Current Status and Future Trends in Europe," in 2018 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCICTS), Oct. 2018, pp. 64–71, DOI: 10.1109/BCICTS.2018.8550963.
- [9] M. Urteaga, R. Pierson, P. Rowell, V. Jain, E. Lobisser, and M. J. W. Rodwell, "130nm InP DHBTs with ft >0.52THz and fmax >1.1THz," in 69th Device Research Conference, 2011, pp. 281–282, DOI: 10.1109/DRC.2011.5994532.
- [10] A. M. Arabhavi, W. Quan, O. Ostinelli, and C. R. Bolognesi, "Scaling of InP/GaAsSb DHBTs: A Simultaneous  $f_T/f_{MAX} = 463/829$  GHz in a 10  $\mu$ m Long Emitter," in 2018 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCICTS), 2018, pp. 132–135, DOI: 10.1109/BCICTS.2018.8551036.
- [11] S. Mason, "Power Gain in Feedback Amplifier," *Transactions of the IRE Professional Group on Circuit Theory*, vol. CT-1, no. 2, pp. 20–25, June 1954, DOI: 10.1109/TCT.1954.1083579.
- [12] K. Yau, E. Dacquay, I. Sarkas, and S. P. Voinigescu, "Device and IC Characterization Above 100 GHz," *IEEE Microwave Magazine*, vol. 13, no. 1, pp. 30–54, 2012, DOI: 10.1109/MMM.2011.2173869.
- [13] V. Teppati, S. Tirelli, R. Lövblom, R. Flückiger, M. Alexandrova, and C. R. Bolognesi, "Accuracy of Microwave Transistor  $f_T$  and  $f_{MAX}$  Extractions," *IEEE Transactions on Electron Devices*, vol. 61, no. 4, pp. 984–990, April 2014, DOI: 10.1109/TED.2014.2306573.
- [14] J. Rimmelspacher, A. Werthof, R. Weigel, A. Geiselbrechtinger, and V. Issakov, "Experimental Considerations on Accurate  $f_T$  and  $f_{MAX}$  Extraction for MOS Transistors Measured Up to 110 GHz," in 2019 92nd ARFTG Microwave Measurement Conference (ARFTG), January 2019, pp. 1–4, DOI: 10.1109/ARFTG.2019.8637249.
- [15] J. Rimmelspacher, A. Werthof, R. Weigel, and V. Issakov, "Systematic Experimental fT and fmax Comparison of 40-nm Bulk CMOS versus 45-nm SOI Technology," in 2019 14th European Microwave Integrated Circuits Conference (EuMIC), 2019, pp. 200–203, DOI: 10.23919/EuMIC.2019.8909582.

- [16] J. Böck, K. Aufinger, S. Boguth, C. Dahl, H. Knapp, W. Liebl, D. Manger, T. F. Meister, A. Pribil, J. Wursthorn, R. Lachner, B. Heinemann, H. Rücker, A. Fox, R. Barth, G. Fischer, S. Marschmeyer, D. Schmidt, A. Trusch, and C. Wipf, "SiGe HBT and BiCMOS process integration optimization within the DOTSEVEN project," in 2015 IEEE Bipolar/BiCMOS Circuits and Technology Meeting - BCTM, Oct. 2015, pp. 121–124, DOI: 10.1109/BCTM.2015.7340549.
- [17] L. J. Giacoletto, "Diode and transistor equivalent circuits for transient operation," *IEEE Journal of Solid-State Circuits*, vol. 4, no. 2, pp. 80–83, April 1969, DOI: <u>10.1109/JSSC.1969.1049963</u>.
- [18] P. Chevalier, G. Avenier, G. Ribes, A. Montagné, E. Canderle, D. Céli, N. Derrier, C. Deglise, C. Durand, T. Quémerais, M. Buczko, D. Gloria, O. Robin, S. Petitdidier, Y. Campidelli, F. Abbate, M. Gros-Jean, L. Berthier, J. D. Chapon, F. Leverd, C. Jenny, C. Richard, O. Gourhant, C. De-Buttet, R. Beneyton, P. Maury, S. Joblot, L. Favennec, M. Guillermet, P. Brun, K. Courouble, K. Haxaire, G. Imbert, E. Gourvest, J. Cossalter, O. Saxod, C. Tavernier, F. Foussadier, B. Ramadout, R. Bianchini, C. Julien, D. Ney, J. Rosa, S. Haendler, Y. Carminati, and B. Borot, "A 55 nm triple gate oxide 9 metal layers SiGe BiCMOS technology featuring 320 GHz f T/370 GHz f MAX HBT and high-Q millimeterwave passives," in 2014 IEEE International Electron Devices Meeting, Dec. 2014, pp. 3.9.1–3.9.3, DOI: 10.1109/IEDM.2014.7046978.
- [19] S. Fregonese, M. Deng, M. De Matos, C. Yadav, S. Joly, B. Plano, C. Raya, B. Ardouin, and T. Zimmer, "Comparison of On-Wafer TRL Calibration to ISS SOLT Calibration With Open-Short De-Embedding up to 500 GHz," *IEEE Transactions on Terahertz Science and Technology*, vol. 9, no. 1, pp. 89–97, Jan. 2019, DOI: <u>10.1109/TTHZ.2018.2884612</u>.
- [20] N. Planes, O. Weber, V. Barral, S. Haendler, D. Noblet, D. Croain, M. Bocat, P. Sassoulas, X. Federspiel, A. Cros, A. Bajolet, E. Richard, B. Dumont, P. Perreau, D. Petit, D. Golanski, C. Fenouillet-Béranger, N. Guillot, M. Rafik, V. Huard, S. Puget, X. Montagner, M. Jaud, O. Rozeau, O. Saxod, F. Wacquant, F. Monsieur, D. Barge, L. Pinzelli, M. Mellier, F. Boeuf, F. Arnaud, and M. Haond, "28nm FDSOI technology platform for high-speed low-voltage digital applications," in 2012 Symposium on VLSI Technology (VLSIT), June 2012, pp. 133–134, DOI: 10.1109/VLSIT.2012.6242497.
- [21] M. Deng, S. Fregonese, B. Dorrnieu, P. Scheer, M. De Matos, and T. Zimmer, "RF Characterization of 28 nm FD-SOI Transistors Up to 220 GHz," in 2019 Joint International EU-ROSOI Workshop and International Conference on Ultimate Integration on Silicon (EUROSOI-ULIS), April 2019, pp. 1–4, DOI: 10.1109/EUROSOI-ULIS45800.2019.9041884.
- [22] S. Fregonese, M. Cabbia, C. Yadav, M. Deng, S. R. Panda, M. D. Matos, A. Chakravorty, and T. Zimmer, "Analysis of high frequency measurement of transistors along with electromagnetic and SPICE co-simulation," *IEEE Transactions on Electron Devices*, Sept. 2020, DOI: 10.1109/TED.2020.3022603.