# Thermoelectric properties of nanostructured porous-polysilicon thin films Katir Ziouche, Ibrahim Bel-Hadj, Zahia Bougrioua ## ▶ To cite this version: Katir Ziouche, Ibrahim Bel-Hadj, Zahia Bougrioua. Thermoelectric properties of nanostructured porous-polysilicon thin films. Nano Energy, 2021, 80, pp.105553. 10.1016/j.nanoen.2020.105553 . hal-02990079 HAL Id: hal-02990079 https://hal.science/hal-02990079 Submitted on 6 Jul 2021 **HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. ## Thermoelectric properties of nanostructured porous-polysilicon thin films. Katir Ziouche, Ibrahim Bel-Hadj and Zahia Bougrioua, Univ. Lille, CNRS, Centrale Lille, Yncréa ISEN, Univ. Polytechnique Hauts-de-France, UMR 8520 - IEMN, F-59000 Lille, France Corresponding authors: katir.ziouche@univ-lille.fr, zahia.bougrioua@univ-lille.fr #### Abstract: In this study, we describe an original method to build up a superficial and nanostructured porous polysilicon (POpSi) thin film on a Silicon substrate for thermoelectric (TE) applications. The POpSi layer is electrically isolated from the conductive Silicon substrate by an SiO<sub>2</sub> interlayer. In thermoelectricity, nanostructuration is commonly used to engineer the thermal conductivity of the material. Here, we show that the nanostructuration brought by porosification breaks the thermal conductivity of polysilicon layers (polySi) and has no detrimental impact on their Seebeck coefficient: a POpSi with up to 62% porosity has a Seebeck value maintained at about 255µV/°C when the standard polysilicon, it is built from, is n type with a carrier density of 3.4×10<sup>19</sup>/cm<sup>3</sup>. On the other hand, the benefit of the thermal conductivity reduction (by a factor of about 30) clearly over-compensates the degradation of the electrical conductivity measured in the POpSi layers, in terms of impact on the factor of merit ZT. Compared to the standard polySi layer, the ZT value is increased 25-fold in POpSi with 44% porosity (it increases from 0.004 to 0.1). Such a novel material is a good candidate for planar thermoelectric devices using Silicon technologies. As a demonstration, a modeling shows that if the optimum POpSi thin film is integrated into a planar TE microgenerator (µTEG) with suspended membranes, it would permit an improvement of conversion efficiency of up to 28% compared to a µTEG integrating the standard polySi layer counterpart. **Keywords:** polysilicon, porous, thermoelectricity, thermal conductivity, nanostructuration, power factor, factor of merit. ## 1. Introduction Over the last decade, the market of Internet of Thing (IoT) has expanded at a rate never seen before. The energy consumed by an IoT node can appear low, however if one takes into consideration the prospected count of IoT nodes that will be needed over the next half-century, the total energy consumption could reach several TW.h/year. Thereby, the spread of lots of new applications in the field of microdevices will be significantly hampered by a possible lack of energetically efficient and eco-friendly methods to feed them [1]. In this context, all innovative solutions to harvest energy from environment sources play a strategic role even to collect "small energy". This is the reason why Energy Harvesting (EH) activity gathers remarkable attention from the scientific community to master the conversion of waste energy into useful electrical one. In particular this can be done via thermoelectricity which convert waste thermal energy directly into electricity (thermoelectric or Seebeck effect [2-4]). Heat is one of the most abundant energy sources that can be harvested. For several decades, the thermoelectric (TE) effect has been predominantly exploited in thermal sensors [5,6] or in infrared detectors, where it displayed high sensitivities despite the low conversion efficiency [7-9]. However, over the past few years, it has shown a great interest in numerous EH research activities [10-13]. The biggest interest of electrical power generation from the heat lies with the inherent reliability of TE devices due to its solid-state character and to the fact it does not require any fuel or moving part; this make μTEGs very suitable for a large variety of applications. To quantify the maximum achievable power conversion efficiency of a thermoelectric material when used into a classical TEG (series of bulk p and n type legs), one generally calculate the dimensionless figure of merit ZT [2,3]. This factor is defined as a function of the electrical conductivity $\sigma$ , the Seebeck coefficient $\alpha$ and the thermal conductivity $\kappa$ of this material: $ZT = (\sigma \times \alpha^2/\kappa) \times T$ . The product $\sigma \times \alpha^2$ is named power factor (PF) and is also used as a criteria of quality. Henceforth good TE materials must combine a high $\alpha$ , a high $\sigma$ and a low $\kappa$ . All these factors dependent on carrier density and on temperature in antagonist ways which complicates the succes in the optimisation of materials with a high ZT value [10,14]. In this context, many studies on thermoelectricity feature the benefit of nanostructuration to improve the fundamental properties of TE materials, particularly nanostructuring permits to tune the thermal conductivity to very small values [15-18]. This can be done by reducing the thermal lattice phonon contributions to k. The use of nanostructures, of low dimensional systems or of nano-composite structuration, confines the phonon heat transport in quasi-2D or 1D or so. Thermal conductivities in such media are significantly reduced with values ten to much more times smaller compared to conventional bulk materials. As far as TE materials compatible with CMOS technology are concerned, nanostructuration is tentatively employed to improve microdevice performance [20-22]. The nanowire shape is so far considered as the best method for increasing ZT in Silicon [21-24]. Starting from values around 0.01 in bulk Si single crystal, ZT was reported to reach 0.6 (at room temperature) for nanowire 50 nm diameter [25], and even 1 at 680 K [26]. However, one has to keep in mind that, opposite to expectations raised a quarter of century ago, with the inaugurating work of Hicks and Dresselhaus [27,28], most of the nanostructuring methods used in many TE material systems, to improve their ZT, have scarcely proved to have any effective impact on Seebeck effect improvement (or PF) itself. In this work, we report for the first time on the original fabrication and characterization of a novel nanostructured TE material composed of n-type porous polysilicon (hereafter named POpSi) as a new candidate for integration into EH devices. In a first part is presented the original method to anodize thin polysilicon (polySi) layers into POpSi and the technic to disconnect electrically this one from the silicon substrate on which it is grown. The manufacture of singular bar test thermopiles is then described. In a second part, the characterizations of the thermoelectric and electric properties are presented. Finally, in the last section is discussed the improvement of the factor of merit, due to the drastic reduction of its thermal conductivity. ## 2. POpSi, porous polysilicon layers # 2.1 Fabrication of PS and of POpSi Numerous studies have shown great interest of porous Silicon (PS) use as thermal insulator in Silicon technologies [29-32]. PS presents a thermal conductivity up to a hundred times lower than the one of single-crystalline Silicon, thanks to the nanostructuration brought by the numerous pores distributed in a tight mesh into the Silicon perfect crystallographic lattice. In this section, we show how anodization used for a poly-crystalline Silicon layer (polysilicon or polySi) lead to the fabrication of a new kind of nanostructured layer (the POpSi; porous polySi). The original fabrication method of POpSi is based on the same manufacturing process as the one of standard PS, added with a few extra technological steps in order to finally obtain a layer electrically isolated from its template. Classical PS is often made starting from the polished surface of a single crystalline Si wafer, highly p-doped with Boron so its electrical resistivity is very low (about 0.01 $\Omega$ .cm). In our usual experience, the chemical etching that leads to PS is performed onto 3-inch 380 $\mu$ m thick Si(100) wafers, at room temperature, in a double tank-anodizing cell from AMMT®, with an electrolyte mixture of 27% fluorhydric acid (HF), 38% of deionized water and of 35% ethanol (CH3OH) (shown in Fig. 1-a,b) [33-35]. Fig. 1. (a) Schematic view of a double-tank anodizing cell, (b) Photograph of double tank anodizing cell (AMMT®), and (c,d,e) SEM cross section views of porous Silicon at different scales The surface morphology, the volume microstructure and the thickness of PS are characterized by scanning electron microscopy (SEM). Fig. 1-c,d,e show typical pictures of a PS sample cross-section. The evolutions of PS thickness and its porosity as a function of anodizing conditions, ie. time and current density, is given in Fig. 2. The porosity of the material is defined by the percentage of air relative to Silicon, which is generally determined by gravimetric method [32,35]. The porosity value is given by the ratio $\frac{m_1-m_2}{m_1-m_3}$ , where $m_1$ and $m_2$ are the masses of the Si sample before and after the anodization respectively and $m_3$ is the mass after removing of the porous layer in a sodium hydroxide solution. The masses of samples are weighed using a Mettler Toledo® microbalance with accuracy ( $\sim 0.1 \mu g$ ). We can control porous Si with a porosity from a few % to some 85%. Those porosification trends obtained for bulk Si (ie in PS) are our benchmark to carry out the porosification of polySi films. Fig. 2. Evolution of thickness and porosity of porous Silicon (PS) as a function of (a) anodizing time (for two current density 20 mA/cm<sup>2</sup> and 40 mA/cm<sup>2</sup>) and, of (b) current density for a constant anodizing time of 60 min. If electrochemical etching for the technological fabrication of PS has been widely described in the litterature [28-35], and is also regularly used by us for developing thermal discontinuities into templates of micro heat-flux sensors [36], the built up of a superficial thin porous layer, electrically disconnected from the bulk Silicon on which it is deposited, remains a challenge. Usually, in our above described etching process, the Si substrate ensures the sealing between the two tanks contenting the electrolyte (Fig. 1) and in which is dipped two platinum electrodes used to inject an electrical current. This latter is essential to allow the reaction between fluorine, hydrogen and silicon atoms. The injected current flows through the highly-doped conductive Si wafer perpendicularly to its surface. Thereby, taking into account these experimental conditions, it seems easy to extrapolate to the fabrication of POpSi by anodizing a highly-doped polySi layer grown by LPCVD (Low Pressure Chemical Vapor Deposition) directly on a highly-doped Si substrate and of course preferably one would use the same type (p) of polySi layer as the type of the substrate (p++). However, if one wants to functionalize the superficial POpSi layer into an active media for a planar thermoelectric microdevice application, an insulating sublayer must be embedded between the initial polySi layer and the Si substrate. This is what we have done, *in a particular way* using silicon dioxide (SiO<sub>2</sub>), in order to adjust periodic conductive vertical channels through the insulating sublayer so the anodization current can flow anyway through the wafer, for the porosification. Another singular new element is that we choose for this first work to have standard n-type polySi layer deposit. In Fig. 3 is given the flow chart of the POpSi fabrication process into ribbons that we used. Ribbon shape is appropriate for two reasons: i/ uniform anodization of a full 3-inch wafer and ii/ tailoring of POpSi surfaces, insulated from the substrate, enough large to design characterization specimens for the determination of TE properties. In particular, stripes are perfectly shaped to be used as part of plated thermocouple strip. In other regions of the wafer small squares or bars are designed for the electrical characterisation using Van der Pauw-Hall method. The technological steps are as follows: Fig. 3. Flow chart of the porous polysilicon layer (a to d) and plated thermocouple strip (f). - Step 1: First, the Si wafer is completely cleaned by a typical piranha etch of highly concentrated sulphuric acid (99%) and HF (purity 50%) mixture in ultrasonic cleaner until the end of the bubbling phenomenon on the wafer surface. The organic pollutants that contaminate the Si surface are removed into a 10% HF acid/DI water solution, and thoroughly rinsed by DI water. A low-temperature SiO<sub>2</sub> layer, 260 nm thick, is then deposited on the wafer (Fig. 3.a) by LPCVD in a Tempress furnace. It is etched to be shaped into long strips, 200 μm wide (Fig. 3.b). The interstrip is 50μm wide. Almost all the thickness is etched by Reactive Ion-Etching (RIE), using fluorinated gases then chemical etching in 5% HF acid is used for the last tens nanometers to avoid deterioration of the Si surface. - Step 2: A 1 μm thick polySi layer is deposited on the SiO<sub>2</sub>/Si(100) wafer by LPCVD. It is insitu doped with Phosphorous (n type). The microstructure of such a polySi layer is columnar. The electrical properties of the polySi layer are $n\sim3.7x10^{19}/cm^3$ and $\rho\sim0.012~\Omega.cm$ (doping level is selected to obtain polySi which has almost the same conductivity as the substrate). This layer is electrically connected to the Silicon substrate through the strip shaped holes into the SiO<sub>2</sub> sublayer (Fig. 3.c). The anodizing is performed in the same conditions as described earlier for classical PS. The current is supplied by a direct current (DC) electrical source and the current density is controlled to be maintained in a range between 10 mA/cm<sup>2</sup> and 200 mA/cm<sup>2</sup>. The electrolyte in front of the substrate is electrically connected to the cathode and its potential can be considered as negative, whereas the substrate can be considered being the anode due to its rear face connected with the positive electrolyte (in which is immersed the anode). In Fig. 4.a. is shown a SEM zoom on the cross-section of one of the stripe. During anodization the electrical current flows through both the polySi layer and the Si substrate. In the areas where polySi and Si are electrically connected, the current lines were either not deflected or slightly deflected. On the opposite, the SiO<sub>2</sub> mask areas lead to a strong deflection of the current lines in the polySi: as seen in Fig. 4.b. SEM image, the line features, which are alignment of mesopores, in the POpSi sample cross-section, symbolize the current pathway during anodization. The electrochemical etching of polySi and Si follow the current line directions, with engraving speeds of a few tens of nm per second. The porous polySi (POpSi) obtained presents a singular columnar structure (different from the polySi one) with ramifications perpendicular to the surface sample and has pore size from 5 to 15 nm (Fig. 4.c). To make sure that all the polySi thickness will be entirely anodized, the etching time was maintained longer than necessary. Hence, the Si substrate is also anodized, as seen in Fig. 4.a. In most trials, there was only a few nanometers of polySi residual layer left upon the SiO<sub>2</sub> interlayer (Fig. 4.d), everywhere else it has become POpSi. However, this method was not systematically efficient and will need further tuning. - <u>- Step 3:</u> The last part of fabrication, shown in the Fig. 3 chart, consists to design the superficial thermopile shaped into a zig-zag strip from the porous polysilicon. To isolate electrically the POpSi and the substrate, both are periodically etched by RIE until excavation of the deep trench (see Fig 3.e). A layer of metals Ti:10 nm/Au:200nm (the second thermoelement) is periodically evaporated on POpSi stripes to form series of long thermocouples as shown in the next section (2.2). On each 3-inch wafer it is possible to fabricate 16 thermopiles. - Step 3-bis: In parallel to the etching of thermopile zones in each 3-inch wafer, using the same set of lithography masks, other areas are etched into several clover-leaf shaped samples and Hall-bars to be used for Van der Pauw-Hall electrical characterisation (see picture in section 3). In these cases, the metal plating is carried out only on area dedicated for four-probe test contacts. Their fabrication is less complicated than the thermopile; this is the reason why a focus is made hereafter only on these later. **Fig. 4.** SEM images of: (a) anodization of Si and polySi into PS and POpSi, (b) electrical current lines through the sample, (c) nanostructuration, and (d) residual polySi layer after anodization. #### 2.2 Fabrication of POpSi/gold thermopiles Long plated thermocouple (TC) bars can be used for thermoelectric characterizations. Typically, we made in this work 25 mm long thermopiles. However, the realization of POpSi with the previously described anodization method requires, for uniformity reasons, to define stripes with a width of the order of 200µm. Therefore, in order to avoid high electrical resistance thermopiles, we made artificially wider TCs by using four legs of POpSi connected electrically in parallel as the first thermoelement. The second thermoelement is the gold plated ribbon (deposited upon a single stripe POpSi). Fig. 5.a is an illustration of the electrical connection in a thermopile made of one single TC. Each of the real experimental thermopiles have 3 TCs in series and a picture of one of them in given in Fig. 5 b,c,d. Fig. 5. (a) Illustration of the electrical connection in a thermopile with one TC made from POpSi, and photographs of a thermopile with 3 TCs in series: (b) extremity of the TCs, (c) Contact pad disposition and (d) whole Seebeck test barrete The two metal contact pads of the thermopile have been arranged along both sides of the thermocouples (Fig. 5.c). For the measurement of the Seebeck coefficient, the heat flow is imposed between both extremities of the strips (TC junctions, cold and hot areas Fig. 5 a,b). ## 3. Characterization of POpSi layers ## 3.1 Porosity In this part, we determine the electrical and thermoelectrical properties of numerous porous polysilicon POpSi wafers as a function of the level of the porosity. To this aim, we have realized different anodizing test structures from polySi wafers with five different current densities. The polySi layers were simultaneously grown by LPCVD on 3-inch Si substrates periodically masked with SiO<sub>2</sub>. Table 1 gives the estimated porosities of the POpSi test structures extrapolated from measurement made with PS calibration samples (same conditions). Indeed, the thicknesses of POpSi layers are too thin and therefore too light, to allow their porosity measurements by the gravimetric method. The pSi<sub>ref</sub> specimen is the non-anodized polysilicon used as the reference layer; POpSi<sub>1</sub> to POpSi<sub>4</sub> are the four POpSi layers made with four different current densities and time. Based on Fig. 1.b, the etching speeds have been estimated to be about 1 to 4 $\mu$ m/min (for respectively 20 to 100 mA/cm² current densities). To make sure that the whole polySi layer has been anodized, as underlined before, anodization/etching times have been chosen larger than those required, even though substrate is also engraved. The corresponding porous Silicon regions will be removed anyway by RIE etching. The whole porous thicknesses (cumulating POpSi and PS) were measured by SEM, and increases with the anodization current (also reported in table 1). | pSi and porous<br>POpSi Samples | Current<br>Density<br>(mA/cm²) | Anodizing<br>Time<br>(s) | Estimated Porosity (%) | Total Porous<br>Thicknesses<br>(pSi and Si) (μm) | |---------------------------------|--------------------------------|--------------------------|------------------------|--------------------------------------------------| | Polysilicon pSiref | - | - | - | - | | Porous POpSi <sub>1</sub> | 20 | 180 | 44 | ~ 3.2 | | Porous POpSi <sub>2</sub> | 40 | 180 | 52 | ~ 4.5 | | Porous POpSi <sub>3</sub> | 60 | 150 | 62 | ~ 6.3 | | Porous POpSi <sub>4</sub> | 100 | 120 | 80 | ~ 8.1 | Table 1. Manufacturing parameters of porous polysilicon layers. #### 3.2 Electrical properties The Van der Pauw-Hall method is used to measure the electrical properties of the five polySi and POpSi thin films. An Accent© probing station using four-probe heads is used to determine properties such as resistivity and doping level (sheet carrier density). Such measurements were carried out at room temperature on clover-leaf-shaped or bridge-type samples (Fig. 6 a,b) located in between thermopile samples. The relatively large Au contact pads permit to reduce contact resistances. Fig. 6. Optical photographs of: Typical Hall bar or Van der Pauw geometry used for transport measurements (a) of polySi, (b) of porous polySi and (c) clover-leaf shaped pattern. Table 2 presents the averaged values of the measured electrical properties of those polySi and POpSi layers (we remind that all of them are 1 µm thick). Each type of POpSi layer was characterized several times (at least ten test samples were used, the uniformity within each wafer was pretty good). | pSi and porous | Porosity | Sheet carrier | Sheet | Mobility | Electrical resistivity | |---------------------------|----------|------------------------|--------------------|-------------|------------------------| | POpSi Samples | (%) | density n (/cm²) | resistance | μ (cm²/V.s) | (Ω.cm) | | (1 μm) | | | $(\Omega/\square)$ | | | | Polysilicon pSiref | 0 | $3.4 \ 10^{15}$ | 136 | 13.5 | 0.014 | | Porous POpSi <sub>1</sub> | 44 | $2.7 \ 10^{15}$ | 180 | 12.7 | 0.018 | | Porous POpSi <sub>2</sub> | 52 | $2\ 10^{15}$ | 420 | 6.8 (*) | 0.042 | | Porous POpSi <sub>3</sub> | 62 | $5.3 \ 10^{14}$ | 1390 | 8.5 | 0.139 | | Porous POpSi <sub>4</sub> | 80 | $4.6\ 10^{12}\ (?\ *)$ | > 135000 | < 7 | > 13 | Table 2. Electrical properties of polySi and porous POpSi layers using the Van de Pauw method. (\* see text) The measurements show that the electrical resistivity increases with the porosity. Obviously, the POpSi layers remained n type. The reduction of the electrical conductivity is related to both, the reduction of carrier density (n) and of carrier mobility ( $\mu$ ). This is consistent with the evolution of the material microstructure: the higher the porosification, the narrower is the polySi un-etched skeleton and also the larger is the surface of the interface between Si and meso-voids (and likely interface is oxidized at the nanoscale). Those two changes disturb the free carriers (electrons here) by trapping them and scattering them in a more and more severe way as porosity is increased (lowering of n and $\mu$ ). The measured mobility of POpSi<sub>2</sub> (52% porosity) seems to be smaller than expected compared to POpSi<sub>3</sub> (62% porosity). The electrical properties of POpSi<sub>4</sub> (80% porosity) are so much degraded that they could not be measured in a reliable and reproducible way with the Van der Pauw method nor with Hall bar. It required a very small current (~ 1 $\mu$ A) to at least get an approximate value of the carrier density. Also, for this very porous POpSi, the resistivity varies from one thermopile to the other and is pretty high in all cases (see table). To sum up, one can state that up to some 52 % porosity, the electrical properties are not too much degraded (factor of 3.4 on the resistivity). ## 3.2 Thermopower The homemade set-up used to determine the thermoelectric power (Seebeck coefficient) is compatible with thin planar materials and for temperature in the range 25 - 105°C. The Seebeck characterisation was carried out on the long thermopiles that were described in the previous section. The characterization bench is made of two copper blocks that can be independently heated in order to impose a temperature difference ( $\Delta T = T_{Hot} - T_{Cold}$ ) between the extremities of the thermopile (each end being clamped into one of the Cu blocks). Dedicated hardware and software ressources have been developed to monitor and regulate the temperatures of both Cu pieces with an accuracy of about 0.2 K (with Class A Pt<sub>1000</sub> sensors). The temperature of each TC junction is the same as the one of the copper block in which it is embedded. This one is supposed uniform due to the high thermal conductivity of copper. The measurement protocol consists in i/ applying a temperature difference $\Delta T$ between the junctions of the thermopile that is kept at a given average temperature corresponding to $T_{Av} = \frac{T_{Hot} + T_{Cold}}{2}$ ), and then ii/ increasing the temperature gradient $\Delta T$ from 0°C to 10 or 12°C in 2 or 3°C steps (Fig. 7.a). The Seebeck coefficient at $T_{Av}$ can then be deduced from the slope of the linear curve $V_{Seebeck} = f(\Delta T)$ : $\alpha = \frac{1}{n} \frac{\partial V}{\partial \Delta T}$ (where n is the number of thermocouples). Fig. 7.b shows the Seebeck coefficient measurements $\alpha(T_{AV})$ of eight thermopiles in pSi<sub>ref</sub> wafer for $T_{AV}$ in the range of 25°C to 75 °C ( $\alpha$ deviation is lower than 5%); each value $\alpha(T_{AV})$ , in each curve, being calculated from the slope as described. Fig. 7. (a) Measurement protocol, (b) Thermoelectric coefficient of eight samples of pSi<sub>ref</sub> versus temperature, and (c) Thermoelectric coefficient of different POpSi layers. Using this characterization method, Seebeck coefficients $\alpha(T_{AV})$ for the five studied POpSi layers is carried out. In all cases $\alpha(T_{AV})$ increases slowly with the temperature $T_{AV}$ as exemplified in Fig. 7 .c, where are reported one $\alpha(T_{AV})$ plot for each category of POpSi. This behavior of POpSi is consistent with the classical one of bulk Si or of polySi films. The room temperature (25°C) value (averaged over several thermopiles) is given in table 3. On the other hand, the electrical resistance of each thermopile is measured and is checked for consistency with the calculated value obtained from electrical resistivity Van der Pauw specimens. | | Polysilicon pSiref | Porous<br>POpSi <sub>1</sub> | Porous<br>POpSi <sub>2</sub> | Porous<br>POpSi <sub>3</sub> | Porous<br>POpSi <sub>4</sub> | |------------------------------------------------|--------------------|------------------------------|------------------------------|------------------------------|------------------------------| | Seebeck coefficient<br>α (μV.K <sup>-1</sup> ) | -255 | -248 | -10 to -30 | -260 | -160 | | Electrical Resistance (kΩ) | 13 | 19 | 8 | 140 | > 2 to 6 MΩ | **Table 3.** Average values of Thermoelectric coefficient of polySi and POpSi layers and electrical resistance of the test thermopiles (at 25°C). As shown in Table 3, the electrical resistance of the thermopile made from polySi and POpSi layers increases with the layer porosity, as expected. The experimental values are consistent with the calculated ones, except for the electrical resistance of the POpSi<sub>2</sub> thermopiles: the average found, $8 \text{ k}\Omega$ , is almost ten times lower than the calculated value. This issue could be clarified afterward: it is certainly due to a short circuit between the thermopiles and the highly doped Si substrate (technology process problem on strips). Independently of this, excluding $POpSi_2$ case (with its short-cut issue) one can see that a porosity up to 62 % seems not to impact the value of the Seebeck coefficient: the thermopower is kept in the range of the polySi layer value: 248 or 260 $\mu$ V/K versus $255\mu$ V/K. Incidentally, we see that porosification of n-type polySi layers lead to nanostructured POpSi layers without any improvement of Seebeck coefficient. This points out our introduction statement: the seemingly scarcity of thermopower enhancement by any nanostructuration, as unfortunately commonly seen in TE community for several kind of nanostructured materials. As far as the case of POpSi<sub>4</sub> (80% porosity) is concerned, opposite to the difficulty we met for measuring Hall effect, we are able to measure $\alpha$ for several samples and it ranges between -160 and the -300 $\mu$ V/K; the negative sign is a proof that the layer remains n type, however the carrier transport is likely no more classical. ## 4. Thermal conductivity and impact on the figure of merit As viewed in the introduction, to assess the performance of a new thermoelectric material, the most used parameters are the power factor $PF=\sigma.\alpha^2$ and the dimensionless figure of merit $ZT=(\sigma.\alpha^2/\kappa)\times T$ . Actually, for a planar TEG using a thermopile instead of bulky vertical legs, the maximum achievable output electrical power ( $P_{MAX}$ , seen hereafter) is proportional to the PF and to the square of the temperature difference $\Delta T$ . Whereas ZT value is not related to the planar device performance: indeed $\kappa$ impact is damped by the thermal contribution of the embedding layers in planar topologies. We already underlined this for the case of IR planar microsensors ( $\mu$ SIR) in [22]. Thermal conductivity $\kappa$ indirectly contributes into $\Delta T$ . Anyway, the figure of merit ZT can be calculated as an indicator of material "quality" in case this material was used for bulky device. The main benefit expected for the POpSi layers is clearly the lower values of their thermal conductivity compared to polySi layer counterpart. In this work we did not carry a direct study of this parameter on the thin layers: the strip shape of our current POpSi layers does not allow a simple measurement with a method as $3\omega$ or so (alternative are looked for). Actually we extrapolate thermal conductivy value in POpSi from the experience we got from the measurement of $\kappa$ into bulk PS material. Many studies have shown that the thermal conductivity of anodized Silicon, with a porosity superior to 40% and pore sizes about 10 to 20 nm, is significantly reduced due to the collapse of the thermal lattice contributions [32,37,38]: in this kind of PS with a high porosity, the thermal conductivity is a hundred times lower than in single crystalline Si. In our case, we have measured for instance $\kappa_{PS} = 1.9 \text{ W/m.K}$ for 54% porosity whereas $\kappa_{Si} = 140 \text{ W/m.K}$ [39]. For severe porosity (higher than 70%), we even measured $\kappa_{PS} \sim 0.6 \text{W/m/K}$ . Henceforth, if we assume that porosification of a polycrystalline Si layer (polySi), which $\kappa_{pSi}$ is ~31 W/m/K [40-42], into a POpSi layer with 44% to 80% porosity, behaves thermally (in terms of the scattering of phonons) with an impact of the same order of magnitude as for the porosification of single crystalline Si (and assuming a possible extra effect due to the evolution of polySi grain boundaries during porosification), one can expect that $\kappa_{POpSi}$ will be lower than 1 W/m/K thanks to what we can name the *double nanostructuration*: if $\kappa$ is divided by 70 as for our PS, one would find $\kappa_{POpSi}$ varies from 0.5 down to 0.2 when porosity varies from 44% to 80%. So conservatively, without making too much simplification, one can say that $\kappa_{POpSi}$ is at maximum 1 W/m/K. Considering such a value of POpSi thermal conductivity, leads to the PF and ZT calculated values given in Table 4 for the 5-studied POpSi layers: | | Polysilicon pSiref | Porous<br>POpSi <sub>1</sub> | Porous<br>POpSi <sub>2</sub> | Porous<br>POpSi <sub>3</sub> | Porous<br>POpSi <sub>4</sub> | | |-------------------------------------------------------------|--------------------|------------------------------|------------------------------|------------------------------|------------------------------|--| | Power Factor<br>$PF = \sigma.\alpha^2$<br>$(\mu W/cm.K^2)$ | 4.64 | 3.41 | 1.4* | 0.49 | 0.002 | | | Thermal conductivity κ (W/m.K) | 31 | ~ 1 | ~ 1 | ~ 1 | ~0,6 | | | Figure of merit $ZT = (\sigma.\alpha^2/\kappa)xT$ (at 300K) | 0.004 | 0.1 | 0.04 * | 0.014 | 6 10-5 | | **Table 4.** Power factor PF = $\sigma.\alpha^2$ and estimated dimensionless figure-of-merit ( $\sigma.\alpha^2/\kappa$ ).T (at 300K) of polySi and POpSi layers (estimated $\kappa$ for porous layer, see text). (\* PF value calculated assuming a Seebeck coefficient in between POpSi<sub>1</sub> and POpSi<sub>3</sub>) Though the power factor in POpSi is significantly reduced due to the anodization (a little for 44% porosity, much severe for 62%), the improvement of thermal properties can somewhat compensate this diminution if one compare the values of the figure of merit. The best ZT, ~0,1, is obtained for POpSi<sub>1</sub> layer (44% porosity), which is a pretty good values compared to standard polySi (25-fold increase). To go further in porous polysilicon optimization, we can potentially target an even higher ZT in POpSi, if we consider starting the anodization from a polySi layer with a higher PF: for instance with a very highly B-doped and annealed polySi layer in which the best PF is about 21 $\mu W/cm.K^2$ (ie. 4.5 higher PF than in pSi\_REF) [43]. In such a situation if the anodization of a stack polySi(p)/SiO2/Si(p++) behaves as efficiently as in our current experiment, polySi(n)/SiO2/Si(p++), we would succeed to fabricate POpSi with ZT~ 4.5xZT(POpSi\_1), ie ZT ~ 0.45, which is a value that is getting closer to the published values experimentally found in another type of nanostructured Silicon: the Si nanowires [24-26]. The interest of thin layers compared to forest of nanowires being the "a priori" ability to tailor large-scale devices. As far as thermoelectric devices applications are concerned, for the devices where is needed the thermal heat to flow into the whole bulk substrate (as in micro-heat flux sensors), the thermal conductivity reduction of the planar TE layer induces no relevant increase of the performance. The sensitivity will not be much affected. However, using porous active layers could provide an real advantage in other planar TE devices in which heat transfer are superficial as in $\mu$ TEGs or $\mu$ SIRs based on membranes [9,13,22]. For instance, if we model several $\mu$ TEGs realized onto suspended membranes (4 or 5 membranes, optimum geometry we have described in [44], integrating either an active TE layer built of POpSi (as POpSi<sub>1</sub>) or integrating a simple polySi (as pSi<sub>ref</sub>), we can deduce the performance modification by calculating $P_{max}=N^2.\alpha^2\Delta T^2/4/R_{INT}=PF.\Delta T^2x$ (geometrical-factor), the maximum achievable output power on an adapted load (N and $R_{INT}$ being respectively the number of TC and the internal electrical resistance of the thermopile, $R_{INT}$ is directly proportional to $\rho$ , assuming no parasitic contact resistance). For a fixed amount of heat flux to harvest, the difference of temperature $\Delta T$ experienced at each TC of the thermopile is directly related to $\kappa_{POpSi}$ and can be calculated using COMSOL® multiphysic thermal tool simulation. For 1W to harvest arriving on the surface of a 5-membrane based TEG ( $\sim$ 34mm², 560 thermocouples), we find that $\Delta T$ increases when $\kappa$ reduces from 31 to 1W/K/m following the monotonous trend shown in Fig. 8. The difference off temperature $\Delta T$ is increased by some 32 %, for 5 membranes based $\mu$ TEGs (it goes from 68K to 90K); whereas the experimental PF varies from 4.65 $\mu$ W/cm.K² (pSi) to 3.4 $\mu$ W/cm.K² (POpSi<sub>1</sub> layer). This leads to P<sub>max</sub> increasing by a factor of ×1.28: P<sub>MAX</sub> varies from 123 $\mu$ W/cm² to 158 $\mu$ W/cm², which is a significant improvement. Fig. 8. ΔT between the junctions of the thermopile in planar μTEG (for 1W input heat injected ) calculated using Comsol®. Evolution as a function of the thermal conductivity of the embedded TE thin layer (here Silicon based). Such an illustration shows that though the electrical properties are slightly reduced, this can be clearly compensated by the benefit due to the hermal properties modification: globally it leads to an improvement of the device performance efficiency of up to 28% just by porosification, all other parameters being the same. Finally, further work is to be continued also to better clarify what is the optimum porosity (% and "orientation" of meso-pores ramifications) and optimum doping level and nature (n or p type initial polySi). In the case of bulk free-standing PS [45,46] it was found that the optimum porosity to get the maximum value for Seebeck coefficient is around 51% [45]. Optimum POpSi porosity and carrier density leading to higher PF and /or ZT values once found will then be effectively integrated into membrane based µTEGs. ## Conclusion This article presents an original porosification method of a superficial n-type polysilicon layer, electrically disconnected from its conductive p-type Silicon substrate on which it has been grown. The study focus on the possible improvement of the thermoelectric properties induced by the anodization process in the resulting porous POpSi layers. Although the electrical properties have been degraded, yet the benefit on the thermal conductivity clearly compensates it, which results into a 25-fold increase of the factor of merit between polySi and POpSi layers, when porosity is set at 44%. The described new method of extra nanostructuration in polysilicon layers should eventually permit to fabricate membrane-based planar thermogenerators with improved conversion efficiency by a factor up to ×1.3. Forthcoming work is being oriented towards further improvement of the thermoelectric properties of POpSi porous layers. Among the new routes considered, the p-type doping of initial polySi by B implantation seems to be a promising solution to dispose of a clearly higher power factor. A better tuning of porosity between 40 and 60% is also looked for. Finally, the manufacture of POpSi where mesoscopic ramifications are made in the plane of the thermopile should certainly improve even more the results. ## Acknowledgment This work was partly supported by the French technology network RENATECH. #### **Conflicts of Interest** The authors declare no conflict of interest. #### References - [1] Renewables 2018 to 2020 : Global Status Report, A comprehensive annual overview of the state of renewable energy, https://www.ren21.net/reports/global-status-report/ - [2] Ioffe, A.F. Semiconductor Thermoelements, and Thermoelectric Cooling, 1st ed.; Info-search Ltd.: London, UK, 1957. - [3] D.M. Rowe, Thermoelectrics Handbook: Macro to Nano, CRC Handbook of Thermoelectrics, CRC Press, Boca Raton, FL, 2005 - [4] E. Macia, Thermoelectric Materials: Advances and Applications, Jenny Stanford Publishing, 2015 - [5] A.W.Van Herwaarden and P.M.Sarro, « Thermal sensors based on the seebeck effect, » Sensors and Actuators Volume 10, Issues 3–4, 1986, pp 321-346, https://doi.org/10.1016/0250-6874(86)80053-1 - [6] H. Baltes, O. Paul and O. Brand , « Micromachined thermally based CMOS microsensors, » Proceedings of the IEEE, Vol. 86 , Issue: 8 , 1998, https://doi.org/10.1109/5.704271 - [7] A. Graf, M. Arndt and G. Gerlach, « Seebeck's effect in micromachined thermopiles for infrared detection. A review, » Journal of Engineering, 2007, Vol. 13, Issue 4, p338-353 - [8] M. Boutchich, K. Ziouche, M. Ait-HammoudaYala, P.Godts and D. Leclercq, «Package-free infrared micro sensor using polysilicon thermopile, » Sensors and Actuators A: Physical, Vol. 121, Issue 1, 2005, pp 52-58, https://doi.org/10.1016/j.sna.2005.01.016 - [9] C. Sion, P. Godts, K. Ziouche, Z. Bougrioua, T. Lasri and D. Leclercq, «Unpackaged infrared thermoelectric microsensor realised on suspended membrane by silicon technology, » Sensors and Actuators A: Physical, Vol. 175, 2012, pp 78-86, https://doi.org/10.1016/j.sna.2011.12.051 - [10] M. Haras, T. Skotnicki, « Thermoelectricity for IoT A review, » Nano Energy 54 (2018) 461-476, https://doi.org/10.1016/j.nanoen.2018.10.013 - [11] Daniel Champier, « Thermoelectric generators: A review of applications, » Energy Conversion and Management 140 (2017) 167-181, http://dx.doi.org/10.1016/j.enconman.2017.02.070 - [12] K. Ziouche, Z. Yuan, P. Lejeune, T. Lasri, D. Leclercq, Z. Bougrioua, Silicon-based monolithic planar micro thermoelectric generator using bonding technology, J. Micro. Syst. 26 (2017) 45–47, https://doi.org/10.1109/JMEMS.2016.2633442 - [13] Z. Yuan, K. Ziouche, Z. Bougrioua, P. Lejeune, T. Lasri and D. Leclercq, «A planar micro thermoelectric generator with high thermal resistance, » Sensors and Actuators A: Physical, Vol. 221, 2015, pp 67-76, https://doi.org/10.1016/j.sna.2014.10.026 - [14] M. Wolf, Richard H. and A. Feldhoff, « High power factor vs. High zT A review of thermoelectric materials for high-temperature application, » Entropy 2019, 21(11), 1058, https://doi.org/10.3390/e21111058 - [15] G. J. Snyder, E. S. Toberer, « Complex thermoelectric materials, » Nature Materials 7, 105-114 2008, https://doi.org/10.1038/nmat2090 - [16] C. J. Vineis, A. Shakouri, A. Majumdar, and M. G. Kanatzidis, « Nanostructured Thermoelectrics: big efficiency gains from small features, » Advanced Materials 22, 3970-3980, 2010, https://doi.org/10.1002/adma.201000839 - [17] M. S. Dresselhaus, G. Chen, M. Y. Tang, R. Yang, H. Lee, D. Wang, Z. Ren, J. P. Fleurial, and P. Gogna, » New directions for low-dimensional thermoelectric materials, » Advanced Materials 2007, Vol. 19, issue 8, pp 1043–1053, https://doi.org/10.1002/adma.200600527 - [18] J. P. Heremans, M. S. Dresselhaus, L. E. Bell, and D. T. Morelli, « When thermoelectrics reached the nanoscale, » Nature Nanotechnology 8, 471–473, 2013, https://doi.org/10.1038/nnano.2013.129 - [19] S. Elyamny, E. Dimaggio, S. Magagna, D. Narducci, and G. Pennelli, « High power thermoelectric generator based on vertical silicon nanowires », Nano Lett., May 2020, https://doi.org/10.1021/acs.nanolett.0c00227 - [20] I.D. Noyan, G. Gadea, M. Salleras, M. Pacios, C. Calaza, A. Stranz, M. Dolcet, A. Morata, A. Tarancon and L. Fonseca, "SiGe nanowire arrays based thermoelectric microgenerator", Nano Energy 57 (2019) 492–499, https://doi.org/10.1016/j.nanoen.2018.12.050 - [21] K. Ziouche, G. Savelli, Z. Bougrioua, D. Hauser, P. Lejeune, P.-M. Michon, T. Lasri, and D. Leclercq, «Thermoelectric infrared microsensors based on a periodically suspended thermopile integrating nanostructured Ge/SiGe quantum dots superlattice, » Journal of Applied Physics 116, 043701 (2014); https://doi.org/10.1063/1.4891020 - [22] J.-H. Lee, G. A. Galli, and Jeffrey C. Grossman, « Nanoporous Si as an efficient thermoelectric material, » Nano Lett., 2008, 8 (11), 3750-3754, https://doi.org/10.1021/nl802045f - [23] T. Zhang, S. Wu, J. Xu, R. Zheng, G. Cheng, «High thermoelectric figure-of-merits from large-area porous silicon nanowire arrays, » Nano Energy 2015, 13, 433, https://doi.org/10.1016/j.nanoen.2015.03.011 - [24] G. G. Díez, J. M. Sojo Gordillo, M. P. Pujado, M. Salleras, L. Fonseca, A. Morata, A. Tarancon Rubio, «Enhanced thermoelectric figure of merit of individual Si nanowires with ultralow contact resistances, » Nano Energy 67 (2020) 104191, https://doi.org/10.1016/j.nanoen.2019.104191 - [25] A. I. Hochbaum, R. Chen, R. D. Delgado, W. Liang, E. C. Garnett, M. Najarian, A. Majumdar, and P. Yang, « Enhanced thermoelectric performance of rough silicon nanowires, » Nature Lett., Vol. 451, pp 163-167, 2008, https://doi.org/10.1038/nature06381 - [26] A. I. Boukai, Y. Bunimovich, J. Tahir-Kheli, J. K. Yu, W. A. Goddard, and J. R. Heath, « Silicon nanowires as efficient thermoelectric materials, » Nature 451, pp. 168-171, 2008, https://doi.org/10.1038/nature06458 - [27] L. D. Hicks and M. S. Dresselhaus,, "Effect of quantum-well structures on the thermoelectric figure of merit", Phys. Rev. B 47 (1993) 12727; https://doi.org/10.1103/PhysRevB.47.12727; - [28] L. D. Hicks and M. S. Dresselhaus, « Thermoelectric figure of merit of a one-dimensional conductor, » Phys. Rev. B 47, 16631, 1993, https://doi.org/10.1103/PhysRevB.47.16631 - [29] A. Yamamoto, H. Takazawa, and T. Ohta, « Thermoelectric transport properties of Porous Silicon Nanostructure, » 18th International Conference on Thermoelectrics, 1999 - [30] A.G. Nassiopoulou and G. Kaltsas, « Porous silicon as an effective material for thermal isolation on bulk crystalline silicon, » Phys. stat. sol. (a) 182, 307 (2000) - [31] V. Lysenko, S. Périchon, B. Remaki and D. Barbier, «Thermal isolation in microsystems with porous silicon,» Sensors and Actuators A: Physical, Vol. 99, Issues 1–2, 2002, pp 13-24, https://doi.org/10.1016/S0924-4247(01)00881-0 - [32] A. Wolf, and R. Brendel, « Thermal conductivity of sintered porous silicon films, » Thin Solid Films, 513 (2006), 385-390. - [33] M. J. Sailor, « Porous Silicon in Practice : Preparation, Characterization and Applications, » Wiley-Vch book, 2012 - [34] L. Canham, « Handbook of Porous Silicon, », 2<sup>nd</sup> edition, Springer, 2014 - [35] G. Bhagavannarayana, S.N. Sharma, R.K. Sharma, S.T. Lakshmikumar, A comparison of the properties of porous silicon formed on polished and textured (1 0 0) Si: High resolution XRD and PL studies, Materials Chemistry and Physics, 97 (2006), 442–447. - [36] K. Ziouche, P. Godts, Z. Bougrioua, C. Sion, T. Lasri, and D. Leclercq, « Quasi-monolithic heat-flux microsensor based on porous silicon boxes, » Sensors and Actuators A: Physical, Vol. 164, Issues 1–2, 2010, pp 35-40, https://doi.org/10.1016/j.sna.2010.09.015 - [37] J. de Boor, D. S. Kim, X. Ao, M. Becker, I. Mertig and V. Schmidt, « Thermoelectric properties of porous silicon, » Applied Physics A Vol. 107, pp 789–794, 2012, https://doi.org/10.1007/s00339-012-6879-5 - [38] A. Melhem, D. De Sousa Meneses, C. Andreazza-Vignolle, T. Defforge, G. Gautier, A. Sauldubois, and N. Semmar, « Structural, Optical, and Thermophysical Properties of Mesoporous Silicon Layers: Influence of Substrate Characteristics, » J. Phys. Chem. C 2017, 121, 14, doi.org/10.1021/acs.jpcc.6b13101 - [39] K. Ziouche, Z. Bougrioua, P. Lejeune, T. Lasri, and D. Leclercq, « Probing technique for localized thermal conductivity measurement, » Meas. Sci. Technol. 26 (2015) 087003 (8pp), https://doi/10.1088/0957-0233/26/8/087003 - [40] Y.C. Tai, C.H. Mastrangelo, and R.S. Muller, « Thermal conductivity of heavily doped LPCVD polysilicon, » 1987 International Electron Devices Meeting, https://doi/ 10.1109/IEDM.1987.191409 - [41] F. Volklein, and H. Baltes, « A Microstructure For Measurement Of Thermal Conductivity Of Polysilicon Thin Films, » Journal of Microelectromechanical Systems, Vol. 1, Issue 4, 1992, https://doi/10.1109/JMEMS.1992.752511 - [42] A. D. McConnell, S. Uma, and K. E. Goodson, «Thermal Conductivity of Doped Polysilicon Layers, » Journal of Microelectromechanical Systems, Vol. 10, N°3, 2001, https://doi/10.1109/84.946782 - [43] Z. Bougrioua, P. Lejeune, D. Leclercq, and K. Ziouche, « Performance of planar $\mu$ TEG as a function of polySi properties and device membrane-based topology », $14^{th}$ European conference on thermoelectrics (ECT 2016), Lisbon Portugal, 20-23 september 2016 - [44] I. Bel-hadj, Z. Bougrioua, and K. Ziouche, « Modélisation et optimisation de la structure geometrique d'un microgenerateur thermoelectrique planaire, » TELECOM 2019 & 11<sup>th</sup> JFMMA, 12-14 June 2019, Sadia, Morroco, - https://www.researchgate.net/publication/337935094\_Modelisation\_et\_Optimisation\_de\_la\_Structure \_Geometrique\_d'un\_Micro-Generateur\_Thermoelectrique\_Planaire - [45] K. Valalaki, P. Benech, and A. G. Nassiopoulou, «High Seebeck Coefficient of Porous Silicon: Study of the Porosity Dependence, » Nanoscale Research Letters, volume 11, Article number 201 (2016), DOI 10.1186/s11671-016-1411-z - [46] A. Melhem, V. Rogé, T. T. Dai Huynh, A. Stolz, A. Talbi, C. Tchiffo-Tameko, T. Lecas, C. Boulmer-Leborgne, E. Millon, and N. Semmar, « Laser-based setup for simultaneous measurement of the Seebeck coefficient and electrical conductivity for bulk and thin film thermoelectrics, » Review of Scientific Instruments 89, 113901 (2018); https://doi.org/10.1063/1.5035154