

# Effect of Gate Structure on the Trapping Behavior of GaN Junctionless FinFETs

Ki-Sik Im, Sung Jin An, Christoforos Theodorou, Gérard Ghibaudo, Sorin

Cristoloveanu, Jung-Hee Lee

### ▶ To cite this version:

Ki-Sik Im, Sung Jin An, Christoforos Theodorou, Gérard Ghibaudo, Sorin Cristoloveanu, et al.. Effect of Gate Structure on the Trapping Behavior of GaN Junctionless FinFETs. IEEE Electron Device Letters, 2020, 41 (6), pp.832-835. 10.1109/LED.2020.2991164 . hal-02969750

## HAL Id: hal-02969750 https://hal.science/hal-02969750v1

Submitted on 27 Dec 2020  $\,$ 

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Effect of Gate Structure on the Performance of GaN Junctionless FinFETs

Ki-Sik Im, Sung Jin An, Christoforos G. Theodorou, Gérard Ghibaudo, *Fellow, IEEE*, Sorin Cristoloveanu, *Fellow, IEEE*, and Jung-Hee Lee, *Senior Member, IEEE* 

Abstract-We investigated the performances of GaN iunctionless nanochannel fin-shaped field-effect transistors (FinFETs) with two different types of gate structures; overlapped- and partially covered-gate. DC, low-frequency noise (LFN), and pulsed I-V characterization measurements were performed and analyzed together in order to identify the conduction mechanism and examine both the interface and buffer traps in the devices. The fabricated GaN junctionless device with overlapped gate structure exhibits improved DC and noise performance compared to the device with partially covered-gate, even though its gate length is much larger. The LFN behavior was found to be dominated by carrier number fluctuations (CNF). At off-state, the device with partially covered-gate exhibits generation-recombination (g-r) noise on top of 1/f noise. This superposition is correlated with the severe current collapse revealed by pulsed I-V measurements. In contrast, the device with overlapped gate shows clear 1/f behavior without g-r noise.

*Index Terms*— GaN, Junctionless, Nanochannel, FinFET, Low-frequency noise, generation-recombination noise, Current collapse.

#### I. Introduction

Highly-doped Gallium nitride (GaN) nanochannel fin-shaped field-effect transistor (FinFET) without AlGaN/GaN heterojunction was initially proposed and demonstrated by our groups [1]-[2]. The conduction mechanism of this transistor is governed by the bulk current flowing through the inside of the heavily-doped GaN nanochannel arrays, which is totally different from the two-dimensional electron gas (2-DEG) channel in AlGaN/GaN

Manuscript received Oct. 2019. This work was supported by the National Research Foundation of Korea (NRF) funded by the Ministry of Education, Science and Technology (MEST) (No. NRF-2018R1A6A1A03025761, NRF-2019R1I1A1A01064011). This research was partially supported by Nano-Material Technology Development Program through the NRF funded by the Ministry of Science, ICT and Future Planning (2009-0082580).

K.-S. Im is Advanced Material Research Center, Kumoh National Institute of Technology, Gumi, 39177, South Korea (e-mail: ksim@kumoh.ac.kr).

S. J. An is Department of Advanced Materials Science and Engineering, Kumoh National Institute of Technology, Gumi, 39177, South Korea.

C. G. Theodorou, G. Ghibaudo, and S. Cristoloveanu are Institute of Microelectronics, Electromagnetism, and Photonics, Grenoble Institute of Technology, 38016, Grenoble, France.

J.-H. Lee is School of Electronics Engineering, Kyungpook National University, Daegu, 41566, South Korea.

heterojunction FinFETs. The GaN junctionless device exhibited outstanding device performances (high  $I_{on}/I_{off}$  ratio, excellent subthreshold swing, and large breakdown voltage), added to its simple epitaxial growth and fabrication process [1]-[2]. The fully gate-covered nanochannel structure has been adapted to GaN-based FinFET, omega FinFET, and gate-all-around (GAA) FET because this architecture provides superior device performances, such as improved on-current and reduced current collapse owing to decreased access resistance and less back-gating effect [2]-[6].

Generally, GaN contains a large density of defects, impurities, and dislocations due to the lack of native substrate material. These defects can behave as charge trapping centers, which gradually degrade the device performance and give rise to severe reliability concerns. Low frequency noise (LFN) measurements have great merits in analyzing the interface and/or oxide traps [7] and can also help identifying the conduction mechanism in semiconductor devices. There have been many studies dedicated to LFN for AlGaN/GaN MISHEMTs, AlGaN/GaN FinFETs, AlGaN/GaN omega FETs, AlInGaN/GaN Fin-HEMTs, and GAA FETs with/without AlGaN/GaN heterojunction [8]-[11]. It is generally admitted that the origin of the noise mechanism in most of GaN-based 3-dimensional (3D) devices is mainly due to the carrier number fluctuations (CNF) [7]. However, no detailed noise investigation has been conducted regarding the conduction mechanism of GaN junctionless FinFET. In this work, we characterize novel GaN junctionless FinFETs with two different types of gate structures, overlapped- and partially covered-gate, by considering DC, LFN, and pulsed I-V measurements.

#### II. EPITAXY GROWTH AND DEVICE FABRICATION

The heavily-doped GaN layer was simply grown on a sapphire (0001) substrate by metal organic chemical vapor deposition (MOCVD). The epitaxial layers consist of 2 µm-thick highly-resistive undoped GaN buffer layer and 150 nm-thick Si-doped n-type GaN layer which were sequentially grown on sapphire substrate. Hall effect measurements at room temperature showed a carrier density of  $1 \times 10^{18}$  cm<sup>-3</sup>, an electron mobility of 280 cm<sup>2</sup>/V·s, and a sheet resistance (R<sub>sh</sub>) of 1490 Ω/sq.

For the device fabrication, mesa etching for device isolation was performed using inductively coupled plasma-reactive ion etching (ICP-RIE) using a Cl<sub>2</sub> gas. After depositing a 20 nm-thick HfO<sub>2</sub> and 100 nm-thick SiO<sub>2</sub> hard mask layer, a fin pattern with fin width (W<sub>fin</sub>) of 100 nm along <11-20> direction was defined by electron-beam lithography (EBL) and etched by ICP-RIE. A tetramethyl ammonium hydroxide (TMAH) wet solution (5% solution at 90 °C) was applied to decrease the slope and size of the fin and to reduce the plasma damage and surface roughness [4], [12], which resulted in 36 parallel fin arrays with width (W<sub>fin</sub>) of 50 nm, height (H<sub>fin</sub>) of 200 nm, and length (L<sub>fin</sub>) of 2 µm. Si/Ti/Al/Ni/Au stack for ohmic contacts was then deposited by electron-beam evaporator, followed by rapid thermal annealing (RTA). Finally, Ni gate metal was deposited to form the gate length ( $L_g$ ) of 0.5 µm and 2 µm for the partially covered- and the overlapped-device, respectively. It is noticed that L<sub>g</sub> of the FinFET with overlapped-gate structure is not the length of the gate metal, but rather corresponds to the L<sub>fin</sub> of the device. The device structure is illustrated in Fig. 1.



Fig. 1. Schematic illustration of the proposed GaN junctionless FinFETs (a) overlapped- and (b) partially covered-gate structure. Inset of Fig. 1(a) shows cross-sectional TEM image of the perfectly rectangular GaN nanochannel fin.

#### **III. CHARACTERIZATION RESULTS AND DISCUSSION**

Fig. 2 shows the drain current, transfer, and output curves of the fabricated GaN junctionless nanochannel FinFETs. Both devices show similar characteristics, such as a threshold voltage,  $V_{th}$ , around -0.5 V,  $I_{on}/I_{off}$  ratio of  $10^5$ , subthreshold swing of 110 mV/dec, broaden transconductance g<sub>m</sub>, and low saturation voltage of ~ 3 V. The reason for the negative  $V_{th}$  is the uncompleted depletion in off-state of the heavily-doped GaN fin channel with width of 50 nm. The broad g<sub>m</sub> curves that extend to a gate voltage (Vg) of 1.5 V indicate the improvement of the device linearity due to (i) the current contribution of surface accumulation channel formed at higher V<sub>g</sub> in addition to the channel current through the fin body and (ii) the small dynamic access resistance of the FinFETs [6], [13]. From the hysteresis under the double sweep of the Vg in Fig. 2(a), it is clearly observed that the partially covered-device suffers from the severe trapping effect with high hysteresis of 220 mV when compared to the value of 40 mV for the overlapped-device. The maximum drain current (I<sub>d,max</sub>) and maximum transconductance (g<sub>m.max</sub>) are however different. The device with partially



Fig. 2. (a) Transfer curves (double sweep of gate voltage) of the fabricated GaN junctionless FinFETs with overlapped- (filled rectangular) and partially covered-gate (empty rectangular) structure at  $V_d = 0.1 \ V$ . Corresponding  $I_d - V_d$  curves for devices with (b) overlapped- and (c) partially covered-gate structure.

covered-gate is shorter ( $L_g = 0.5 \mu m$ ) and exhibits higher  $I_{d,max}$ and  $g_{m,max}$  values than those of the device with the overlapped-gate and  $L_g$  of 2  $\mu m$ . Even though the  $L_g$  for the device with partially covered-gate is 4-times shorter than the device with the overlapped-gate, the  $I_{d,max}$  for the partially covered-device exhibits only 1.4-times higher value than that of the overlapped-device due to the larger access resistance (Fig. 2(b) and Fig. 2(c)).

LFN measurements were performed at room temperature, varying the gate bias from subthreshold to strong accumulation region in the linear region at  $V_d = 0.1$  V. A fully automatic LFN measurement system from Synergie Concept is used in the frequency ranges from 4 Hz to  $10^4$  Hz [13]. The drain current noise spectral densities ( $S_{Id}$ ) in Fig. 3(a) show  $1/f^{\gamma}$  shape with  $\gamma$  close to 1 in the entire frequency bandwidth. Regardless of the gate structure, both devices exhibit almost identical drain current noise level  $S_{Id}$  at  $I_d = 0.02$  mA.

According to the CNF model, LFN originates from trapping-related fluctuations in free carrier concentration, which is mostly ascribed to the trapping/detrapping of free carriers between the interface traps and the surface channel. The CNF equation can be expressed as follows, showing  $S_{Id}/I_d^2$  is proportional to  $(g_m/I_d)^2$  [7], [15],

$$\frac{S_{Id}}{I_d^2} = \left(\frac{g_m}{I_d}\right)^2 S_{Vfb} \text{ with } S_{Vfb} = \frac{q^2 k T \lambda N_t}{W L C_{ox}^2 f}$$
(1)

where  $C_{ox}$  is the gate dielectric capacitance per unit area, q is the electron charge, kT is the thermal energy,  $\lambda$  is the oxide tunneling attenuation distance, N<sub>t</sub> is the volumetric oxide trap density, WL is the channel area, and *f* is frequency. On the other hand, the Hooge mobility fluctuations (HMF) model, which is more suitable for explaining the conduction mechanism in the volume of devices [16]-[19], suggests that  $S_{Id}/I_d^2$  is proportional to  $1/I_d$  [15]. However,  $S_{Id}/I_d^2$  of the devices



Fig. 3. (a) Normalized noise spectral density ( $S_{Id}$ ) as a function of frequency and (b) normalized  $S_{Id}$  (left scale) matching with (constant x  $(g_m/I_d)^2)$  (right scale) versus  $I_d$  at  $V_d = 0.1$  V and f = 10 Hz for the overlap and overlap-free GaN junctionless devices.

investigated in this work is well proportional to  $(g_m/I_d)^2$ , as shown in Fig. 3, which indicates that the noise of the GaN junctionless FinFETs is dominated by CNF rather than HMF, even though the channel in the fin body is separated from the Al<sub>2</sub>O<sub>3</sub>/GaN interface by the depletion region. This noise characteristic is consistent with the observed results in Si junctionless FinFETs [17]-[19]. In these works, it was shown that the diffusion through the depletion region or direct tunneling from the bulk neutral region to the interface results in the flat-band voltage fluctuations [18]-[19].

When matching  $S_{Id}/I_d^2$  and  $(g_m/I_d)^2$ , the flatband voltage fluctuations ( $S_{Vfb}$ ) are obtained to be  $1 \times 10^{-8} V^2 \cdot Hz^{-1}$  and  $4.5 \times 10^{-9} V^2 \cdot Hz^{-1}$  for the partially covered- and the overlapped-devices, respectively. Considering the actual gate length for the overlapped-device is  $L_{fin} = 2 \mu m$ , the corresponding trap density ( $N_t$ ) calculated using Equation (1) with  $\lambda = 0.11$  nm is  $2.1 \times 10^{20} \text{ cm}^{-3} \cdot eV^{-1}$  and  $2.2 \times 10^{20} \text{ cm}^{-3} \cdot eV^{-1}$  [20], lower than the values reported from the GaN-based 3D devices [8]-[11]. This result suggests that the trap density of the GaN junctionless device is lower than the interface trap density in devices with surface channel.

Fig. 4 shows  $S_{Id} \times f$  as a function of frequency at off-state ( $V_g = -1 V$ ) for variable  $V_d$  from 0.1 V to 5.0 V. No spectral deformation is observed for the overlapped-device, which reflects that there is no generation-recombination (g-r) noise component because the noise well follows a 1/*f* behavior, even though the active channel of the devices becomes fully depleted at off-state. However, for the partially covered-device, the product  $S_{Id} \times f$  clearly presents two noise components: one is 1/*f* and the other is g-r noise, described through the following equation [21].

$$S_{l}f = K_{f} + \sum_{i=0}^{N} \frac{A_{i}f}{1 + \left(\frac{f}{f_{oi}}\right)^{2}} \text{ with } \tau_{i} = \frac{1}{2\pi f_{oi}}$$
(2)

where the first term explains the 1/f noise component with coefficient of  $K_f$  and the second term is the sum of g-r noise components including the plateau value of  $A_i$ , the cutoff frequency  $f_{oi}$ , and  $\tau_i$  is the trap time constant.  $S_{Id} \times f$  for the



Fig. 4. Product  $S_{Id} \times$  frequency versus frequency in the fabricated GaN junctionless devices with (a) overlapped- and (b) partially covered-gate structure at  $V_g = -1$  V with  $V_d$  varied from 0.1 V to 5 V. Pulsed  $I_d - V_d$  curves for the devices with (c) overlapped- and (d) partially covered-gate structure at  $V_g = 2$  V sweeping  $V_d = 0 \sim 10$  V.

partially covered-device (Fig. 4(b)) dramatically decreases at approximately cutoff frequency ( $f_{oi}$ ) of 30 ~ 40 Hz due to the existence of g-r noise component, which indicates that the device has larger trap time constant in GaN buffer layer than that of the overlapped-device. In the overlapped-device buffer trapping is effectively reduced.

To further examine the buffer trapping effect observed from noise experiments, pulsed I-V measurements for both devices were conducted using Keysight B1500 semiconductor device analyzer with pulse width of 1 ms, as shown in Fig. 4(c) and (d). The pulse conditions are three quasi-bias of (1)  $\tilde{V}_{g,Q} = V_{d,Q} = 0$ V, (2)  $V_{g,Q} = -2 V$ ,  $V_{d,Q} = 0 V$ , and (3)  $V_{g,Q} = -2 V$ ,  $V_{d,Q} = 10 V$ . The drain voltage is swept from 0 to 10 V at  $V_g = 2 V$ . The partially covered-device exhibits relatively large current collapse for all pulse conditions. The reason for this large current collapse is the wider effective trapping region, the ungated region between the gate and the drain electrode as shown in Fig. 1 [3], which includes the planar region between the gate and the drain, as well as the uncovered neutral fin array region which is not fully depleted. On the other hand, the overlapped-device shows much smaller current collapse, probably due to the reduced electric field at the gate edge caused by the overlapped gate structure along with smaller trapping region. The results obtained from the pulsed I-V characteristics of the GaN junctionless devices well match with the g-r noise performances at off-state.

#### REFERENCES

- K.-S. Im, Y.-W. Jo, J.-H. Lee, S. Cristoloveanu, and J.-H. Lee, "Heterojunction-free GaN Nanochannel Finfets with High Performance," *IEEE Electron Device Lett.*, vol. 34, no. 3, pp. 381-383, Mar. 2013. DOI: 10.1109/LED.2013.2240372
- [2] K.-S. Im, C.-H. Won, Y.-W. Jo, J.-H. Lee, M. Bawedin, S. Cristoloveanu, and J.-H. Lee, "High-Performance GaN-Based Nanochannel FinFETs With/Without AlGaN/GAN Heterostructure", *IEEE Trans. Electron Devices*, vol. 60, no. 10, pp. 3012-3018, Oct. 2013. DOI: 10.1109/TED.2013.2274660
- [3] K.-S. Im, D.-H. Son, H.-K. Ahn, S.-B. Bae, J.-K. Mun, E.-S. Nam, S. Cristoloveanu, and J.-H. Lee, "Performance improvement of normally off AlGaN/GaN FinFETs with fully gate-covered nanochannel", *Solid-State Electron.*, vol. 89, pp. 124-127, Nov. 2013. DOI: 10.1016/j.sse.2013.08.001
- [4] K.-S. Im, V. Sindhuri, Y.-W. Jo, D.-H. Son, J.-H. Lee, S. Cristoloveanu, and J.-H. Lee, "Fabrication of AlGaN/GaN Ω-shaped nanowire fin-shaped FETs by a top-down approach", *Appl. Phys. Express*, vol. 8, no. 6, pp. 066501-1~3, Jun. 2015. DOI: 10.7567/APEX.8.066501
- [5] K.-S. Im, C.-H. Won, S. Vodapally, R. Caulmilone, S. Cristoloveanu, Y. T. Kim, and J.-H. Lee, "Fabrication of Normally-Off GaN Nanowire Gate-All-Around FET with Top-Down Approach", *Appl. Phys. Lett.*, vol. 109, no. 14, pp. 143106-1~4, Oct. 2016. DOI: 10.1063/1.4964268
- [6] Y.-W. Jo, D.-H. Son, C.-H. Won, K.-S. Im, J. H. Seo, I. M. Kang, and J.-H. Lee, "AlGaN/GaN FinFET With Extremely Broad Transconductance by Side-Wall Wet Etch," *IEEE Electron Device Lett.*, vol. 36, no. 10, pp. 1008–1010, Oct. 2015. DOI: 10.1109/LED.2015.2466096
- [7] A. L. McWhorter, "1/f Noise and Germanium Surface Properties in Semiconductor Surface Physics", Philadelphia, PA: Univ. Pennsylvania Press, 1957, pp. 207–208.
- [8] S. Vodapally, Y. I. Jang, I. M. Kang, I.-T. Cho, J.-H. Lee, Y. Bae, G. Ghibaudo, S. Cristoloveanu, K.-S. Im, and J.-H. Lee, "1/f-noise in AlGaN/GaN nanowire omega-FinFETs," *IEEE Electron Device Lett.*, vol. 38, no. 2, pp. 252–254, Feb. 2017. DOI: 10.1109/LED.2016.2645211
- [9] S. Vodapally, C. G. Theodorou, Y. Bae, G. Ghibaudo, S. Cristoloveanu, K.-S. Im, and J.-H. Lee, "Comparison for 1/f Noise Characteristics of AlGaN/GaN FinFET and Planar MISHFET," *IEEE Trans. Electron Devices*, vol. 64, no. 9, pp. 3634–3638, Sep. 2017. DOI: 10. 1109/TED.2017.2730919
- [10] J. H. Seo, Y. J. Yoon, D.-H. Son, J.-G. Kim, J.-H. Lee, J.-H. Lee, K.-S. Im, and I. M. Kang, "A Novel Analysis of Lgd Dependent-1/f noise in In0.08Al0.92N/GaN," *IEEE Electron Device Lett.*, vol. 39, no. 10, pp. 1552-1555, Oct. 2018. DOI: 10.1109/LED.2018.2865564
- [11] K.-S. Im, M. S. P. Reddy, R. Caulmilone, C. G. Theodorou, G. Ghibaudo, S. Cristoloveanu, and J.-H. Lee, "Low-Frequency Noise Characteristics"

of GaN Nanowire Gate-All-Around Transistors With/Without 2DEG Channel", *IEEE Trans. Electron Devices*, vol. 66, no. 3, pp. 1243-1248, Mar. 2019. DOI: 10.1109/TED.2019.2894806

- [12] K.-W. Kim, S.-D. Jung, D.-S. Kim, H.-S. Kang, K.-S. Im, J.-J. Oh, J.-B. Ha, J.-K. Shin, and J.-H. Lee, "Effects of TMAH Treatment on Device Performance of Normally Off Al2O3/GaN MOSFET", *IEEE Electron Device Lett.*, vol. 32, no. 10, pp. 1376-1378, Oct. 2011. DOI: 10.1109/LED.2011.2163293
- [13] D. S. Lee, H. Wang, A. Hsu, M. Azize, O. Laboutin, Y. Cao, J. W. Johnson, E. Beam, A. Ketterson, M. L. Schuette, P. Saunier, and T. Palacios, "Nanowire Channel InAlN/GaN HEMTs With High Linearity of gm and fT," *IEEE Electron Device Lett.*, vol. 34, no. 8, pp. 969–971, Aug. 2013. DOI: 10.1109/LED.2013.2261913
- [14] J. A. Chroboczek and G. Piantino, France Patent No. 15075 (November 1999).
- [15] G. Ghibaudo, O. Roux, C. Nguyen-duc, F. Balestra, and J. Brini, "Improved analysis of low frequency noise in field-effect MOS transistors," *Phys. Status Solidi A*, vol. 124, no. 2, pp. 571–581, 1991. DOI: 10.1002/pssa.2211240225
- [16] S. A. Hayat and B. K. Jones, "The excess noise in buried-channel MOS transistors," Semicond. Sci. Technol. vol. 2, no. 11, pp. 732-735, May. 1987. DOI: 10.1088/0268-1242/2/11/005
- [17] K. Akarvardar, B. M. Dufrene, S. Cristoloveanu, P. Gentil, B. J. Blalock, and M. M. Mojarradi, "Low-Frequency noise in SOI Four-Gate Transistors," *IEEE Trans. Electron Devices*, vol. 53, no. 4, pp. 829–835, Apr. 2006. DOI: 10.1109/TED.2006.870272
- [18] D. Jang, J. W. Lee, C.-W. Lee, J.-P. Colinge, L. Montès, J. I. Lee, G. T. Kim, and G. Ghibaudo, "Low-frequency noise in junctionless multigate transistors," *Appl. Phys. Lett.*, vol. 98, no. 13, pp. 133502-1~3, Mar. 2011. DOI: 10.1063/1.3569724
- [19] D.-Y. Jeon, S. J. Park, M. Mouis, S. Barraud, G.-T. Kim, and G. Ghibaudo, "Low-frequency noise behavior of junctionless transistors compared to inversion-mode transistors," *Solid-State Electron.*, vol. 81, pp. 101-104, Mar. 2013. DOI: 10.1016/j.sse.2012.12.003
- [20] S. Sakong, S.-H. Lee, T. Rim, Y.-W. Jo, J.-H. Lee, and Y.-H. Jeong, "1/f Noise Characteristics of Surface-Treated Normally-Off Al2O3/GaN MOSFETs," *IEEE Electron Device Lett.*, vol. 36, no. 3, pp. 229-231, Mar. 2015. DOI: 10.1109/LED.2015.2394373
- [21] C. G. Theodorou, N. Fasarakis, T. Hoffman, T. Chiarella, G. Ghibaudo, and C. A. Dimitriadis, "Origin of the low-frequency noise in n-channel FinFETs," *Solid-State Electron.*, vol. 82, pp. 21-24, Feb. 2013. DOI: 10. 1016/j.sse.2013.01.009
- [22] M. Matys, K. Nishiguchi, B. Adamowicz, J. Kuzmik, and T. Hashizume, "Enhancement of channel electric field in AlGaN/GaN multi-nanochannel high electron mobility transistors," J. Appl. Phys., vol. 124, no. 22, pp. 224502-1~8, Nov. 2018. DOI: 10.1063/1.5056194.