## P-type SiC layers formed by VLS induced selective epitaxial growth Mihai Lazar, C Jacquier, Ch Dubois, Christophe Raynaud, G Ferro, Dominique Planson, Pierre Brosselard, Y Monteil ## ▶ To cite this version: Mihai Lazar, C Jacquier, Ch Dubois, Christophe Raynaud, G Ferro, et al.. P-type SiC layers formed by VLS induced selective epitaxial growth. European Conference on Silion Carbide and Related Materials (ECSCRM 2004), Sep 2004, Bologne, Italy. hal-02953086 HAL Id: hal-02953086 https://hal.science/hal-02953086 Submitted on 29 Sep 2020 **HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. ## P-type SiC layers formed by VLS induced selective epitaxial growth M. Lazar<sup>1\*</sup>, C. Jacquier<sup>2</sup>, Ch. Dubois<sup>3</sup>, C. Raynaud<sup>1</sup>, G. Ferro<sup>2</sup>, D. Planson<sup>1</sup>, P. Brosselard<sup>1</sup>, Y. Monteil<sup>2</sup> <sup>1</sup>CEGELY(UMR CNRS 5005), Bât. L. de Vinci, INSA de Lyon, 69621 Villeurbanne Cdx France <sup>2</sup>LMI (UMR CNRS 5615) Bât. Berthollet, UCB Lyon1, 69622 Villeurbanne Cedex, France <sup>3</sup>LPM (UMR CNRS 5511) Bât. B. Pascal, INSA de Lyon, 69621 Villeurbanne Cdx France \*corresponding author: mihai.lazar@insa-lyon.fr, Tel +33.4.72.43.79.63, Fax +33.4.72.43.85.30 Unipolar SiC devices like Schottky diodes, MESFET and JFET are already or will be soon commercialized. Different universities or industrial research teams have published a non-negligible number of bipolar device demonstrators in SiC. Nevertheless large efforts were mainly targeted in increasing the breakdown voltage. Results on 19.5kV bipolar diodes were published [1]. In spite of that, the development of SiC bipolar devices is slowed down due to the low currents which are obtained in forward polarization. This is due firstly to the material quality which limits the device area and secondly to the high resistances of the SiC p-type layers and the ohmic contacts on these layers. Diminishing the SiC p-type layers resistance is difficult by classical process due to the solubility limit of dopants during the CVD epitaxy [2] or the material degradation by ion implantation at high doses. Partial material recovery and dopant activation are obtained after high temperature post-implantation annealing (1700 – 1800°C). In this paper we present SiC p-type material selectively grown at relatively low temperature process by Vapour-Liquid-Solid (VLS). The unique configuration of the VLS process, where only carbon is brought by the gas phase, allows to grow SiC only where the seed is covered by the Al-Si melt. Using the same procedure as in reference [3], a n-type 8° off-axis 4H-SiC substrate is covered by controlled thickness Al-Si bilayer stacking, 1µm of Si by CVD at 1000°C under silane followed by 2µm of Al deposited by sputtering. Photoresist was deposited on the sample and Al patterns are defined by photolitography and subsequent Al wet etching. Using the formed Al mask, RIE (SF<sub>6</sub>-O<sub>2</sub> 250W – 60mTorr) was performed to locally remove the Si and SiC up to 4µm in the substrate The sample as prepared is heated up to $1000^{\circ}\text{C}$ in a RF reactor on a graphite susceptor under 5 slm Ar. Propane is then flowed in the reactor and reacts with the Al-Si melt formed by the Al/Si patterns. Al-doped SiC layers are thus grown selectively at the place where the liquid is present. Results of selective growth by VLS are presented in the figure 1. It is clear that this method enables to grow SiC layers with different size (up to $800~\mu\text{m}$ ) and shape of patterns. For larger patterns, it is important to increase the Al/Si bilayer thickness in order to avoid dewetting upon melting. Note that the initial Al/Si thickness ratio corresponds to a molar ratio of 70/30. The Al doping concentration was determined by SIMS measurements with CAMECA IMS4F using an O<sup>2+</sup> ion beam. The Al profile (figure 2a) presents a very high concentration in surface (4 to 5.10<sup>20</sup> cm<sup>-3</sup>) in the first 40 nm to decrease after to a plateau of 3.10<sup>19</sup> cm<sup>-3</sup> and finally to fall at the interface between the VLS layer and the substrate. This could be related to the Si content impoverishment during VLS growth as the initial amount of Si is limited. The interface is clearly showed by the evolution of <sup>12</sup>C, <sup>30</sup>Si, <sup>14</sup>N or <sup>1</sup>H profiles: the first two increase simultaneously before to reach a constant plateau revealing a stoichiometric difference between the epitaxial VLS layer and substrate; the <sup>14</sup>N decreases indicating a higher N concentration in the epitaxial VLS layer; the hydrogen profile shape follows the one of Al in the VLS layer with an overshoot at the interface. Electrical I-V measurements were performed on these layers, in vertical configuration (figure 3a) to chuck the insulation of the epitaxial layer from the substrate, and in horizontal configuration (figure 3b) to estimate the sheet resistance of these layers. In vertical mode a rectifier behavior is found with a threshold voltage of 2V in forward bias. The p-n junction is confirmed and thus the <u>Figure 1</u>: illustration of the selective growth using VLS process. Figure a and c) before the growth. Figure b and d) after the growth. Note the remaining Al-based droplets on the patterns. The white scale corresponds to $500 \, \mu m$ . p-type layer may be electrically analyzed. In lateral mode the almost linear current versus voltage variation shows ohmic contact behavior between the pads (tungsten carbide) and the p-type SiC. We remark the low level of the current, which is typical for semiconductor behaviour of the p-type SiC layers. To estimate the sheet resistance of the formed p-type SiC layers, four – points I-V measurements were performed on Van-der-Paw structures. The sheet resistance found was $5.5k\Omega$ which represent a promising result compared to those obtained on ion implantation layers [4]. The square resistance is still high due to the Al concentration decrease from the surface to the interface (the calculated sheet resistance with this profile is about 3.5 k $\Omega$ ). On the other hand, no difficulty was encountered to take the contact thanks to the higher Al level at the surface. In the final paper the discussion will de developed on the electrical properties of the p-type SiC layers and its physical properties. <u>Figure 2</u>: (a) Al doping profile in semi-logarithmic scale, (b) SIMS spectra in linear scale with the evolution of <sup>12</sup>C, <sup>30</sup>Si, <sup>14</sup>N, <sup>1</sup>H and <sup>27</sup>Al profiles at the interface 2 3 4 a) - [1] Y. Sugawara, D. Takayama, K. Asano, et al., ISPSD'01, Osaka, p. 27 - [2] M.K. Linnarson, P.O.A. Person, H. Bleichner et al., Mat. Sci. Forum, 2001, 353-356, p. 583-586 - [3] C. Jacquier, G. Ferro, P. Godignon, J. Montserrat, O. Dezellus, Y. Monteil, *To be published in Mat. Sc. Forum 04* - [4] V. Heera, D. Panknin, W. Skorupa, Applied Surface Science, 2001, Vol. 184, p. 307-316