

## Modeling and Design of High Bandwidth Feedback Loop for dv/dt Control in CMOS AGD for GaN

Plinio Bau, Marc Cousineau, Bernardo Cougo, Frédéric Richardeau, Nicolas

C. Rouger

### ► To cite this version:

Plinio Bau, Marc Cousineau, Bernardo Cougo, Frédéric Richardeau, Nicolas C. Rouger. Modeling and Design of High Bandwidth Feedback Loop for dv/dt Control in CMOS AGD for GaN. 2020 32nd International Symposium on Power Semiconductor Devices and ICs (ISPSD), Sep 2020, Vienna (virtual), Austria. pp.106-109, 10.1109/ISPSD46842.2020.9170106. hal-02920181

## HAL Id: hal-02920181 https://hal.science/hal-02920181v1

Submitted on 7 Nov 2020

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Modelling and Design of High Bandwidth Feedback Loop of CMOS for GaN HEMT dv/dt Control

Plinio Bau<sup>1,2</sup>, Marc Cousineau<sup>1</sup>, Bernardo Cougo<sup>2</sup>, Frederic Richardeau<sup>1</sup>, Nicolas Rouger<sup>1</sup> <sup>1</sup>LAPLACE, Université de Toulouse, CNRS, Toulouse, France <sup>2</sup>Institute of Technology Antoine de Saint Exupéry Email: plinio.bau@irt-saintexupery.com nicolas.rouger@laplace.univ-tlse.fr

*Abstract*—The objective of this work is to show the intrinsic limitations of a CMOS technology for the realization of an Active Gate Driver (AGD) with active *dv/dt* control loop. Due to a theoretical study using first order models of CMOS submicron transistors, the main equations providing the link between feedback loop bandwidth and specific technology parameters are obtained. This optimization study allows us to determine the theoretical limits in terms of bandwidth and silicon area. Then, it becomes possible to determine the most appropriate switching control method to implement depending on the application requirements (high efficiency, low EMI), i.e. active feedback with adjustable gain, while ensuring suitable time delays. A feedback loop bandwidth of 1.59 GHz using an 1pF integrated capacitor to address a switching speed of 175 V/ns is demonstrated. Experimental results and simulations using accurate technology models confirms the theory.

Keywords—Active gate driver, GaN, switching analysis, dv/dt, EMI, power electronics, ASIC for power IC.

#### I. INTRODUCTION

Switching times of wide bandgap power transistors are extremely high (hundreds of V/ns for 600V GaN or 1.2kV SiC MOSFET) [1]. Therefore, practical useful guidelines are provided to the designer to determine the best trade-off in terms of integrated high voltage capacitive dv/dt sensor ( $C_s$ ), current mirror gain and PMOS/NMOS transistors sizes in order to design an integrated dv/dt control system [2]-[4]. Systematic comparison between theoretical predictions and CADENCE<sup>TM</sup> simulation/layout use-case designs are investigated to demonstrate the validity of the approach. Experimental results confirm the theoretical study allowing the design of sub nanosecond response systems. At last, it becomes possible to determine the most appropriate technology to implement the AGD controlling high dv/dt of wide-bandgap transistors.

#### II. DV/DT CONTROL FEEDBACK LOOP

Fig. 1 shows the transistor level schematics of the proposed CMOS AGD. As already demonstrated in [2] from the same authors, the dv/dt can be controlled by changing the value of the gain. The gain is made by the width ratios of transistors involved in a PMOS and a NMOS current mirrors. By increasing this gain, the dv/dt of a power device can be reduced independently from the di/dt.

The main idea of this method is to sink a current from the gate node during the turn-on event. Therefore, a virtual capacitor is emulated, only during the dv/dt phase, between the gate and drain nodes of the WBG power device. One should note that this gain *G* results from the association of a first and second current mirror stages, respectively made of PMOS and NMOS transistors, obtaining  $G = G_P \times G_N$ . Neglecting the load current effect and some other second order physical phenomena, the dv/dt can be expressed by (1):

$$\frac{dv_{DS}}{dt} = -\frac{v_{DRV} - v_M}{R_G C_{rss}} + \frac{i_{FB}}{C_{rss}} = -\frac{v_{DRV} - v_M}{R_G (C_{rss} + GC_S)}$$
(1)

where  $v_{DRV}$  is the power supply voltage of the driver and  $v_M$  is the Miller plateau voltage.

Author version of the accepted article published in the IEEE ISPSD2020 proceedings – https://doi.org/10.1109/ISPSD46842.2020.9170106



Fig. 1. Schematic of the AGD to control turn-on dv/dt values.

This work shows a step-by-step analytical analysis aimed to optimize the parameters of the circuit shown in Fig. 1, circuit previously presented in details in [2].

| Attenuation                                                                                                | dv/dt       | GCs/ | GCs        | G                             |
|------------------------------------------------------------------------------------------------------------|-------------|------|------------|-------------------------------|
| factor $(A_{tt})$                                                                                          | attenuation | Crss | (Crss=2pF) | ( <i>C</i> <sub>S</sub> =1pF) |
| 1                                                                                                          | 0%          | 0    | 0          | 0                             |
| 4/3                                                                                                        | 25%         | 1/3  | 0.6pF      | 0.3                           |
| 2                                                                                                          | 50%         | 1    | 2pF        | 2                             |
| 4                                                                                                          | 75%         | 3    | 6pF        | 3                             |
| $A_{tt} = \frac{dv_{DS}}{dt} \bigg _{OL} / \frac{dv_{DS}}{dt} \bigg _{CL} = I + \frac{GC_S}{C_{rss}} $ (2) |             |      |            |                               |

 TABLE I

 THEORETICAL EXPECTED DV/DT ATTENUATION

where  $dv_{DS}/dt/_{OL}$  and  $dv_{DS}/dt/_{CL}$  and are respectively the open-loop and closed-loop  $v_{DS}$  variations and  $C_{rss}$  represents the gate-todrain capacitor during the Miller plateau.

Table I shows the value of the product *GCs* to consider for a given expected dv/dt attenuation  $A_{tt}$  for the GaN power device GS66508T ( $C_{rss}$ =2pF). Choosing an attenuation  $A_{tt}$  (for example 50% from 175V/ns to 87.5V/ns) the best distribution between the values of *G* and  $C_s$  has to be determined, both in terms of feedback loop bandwidth and silicon area. Next chapters present optimization studies for a given constant *GCs*, related to a specific application (*GCs*=10pF,  $dv_{Ds}/dt/_{CL}$ =80V/ns).

#### A. Feedback loop circuit model

Fig. 2(a) shows the feedback loop circuit used to control  $dv_{DS}/dt$  considering the intrinsic capacitances  $C_{GSp}$  and  $C_{GSn}$  of the PMOS and NMOS transistors. Fig. 2(b) provides a representation of the circuit layout showing the silicon area required for the transistors M1 to M4. The case with  $G_P=2$  and  $G_N=2$  for the gains of the two current mirrors M1-M2 and M3-M4 is illustrated.

An elementary size for the transistor M1 has to be chosen. This size depends both on the input current  $i_{Cs}$  provides by the sensing capacitor  $C_s$  and the minimum value of  $v_{inM}$  that can be tolerated. It can be noticed that M2, M3 and M4 sizes depends on M1. A minimum size for M1 has to be computed in order to reduce the overall surface of the circuit.

Author version of the accepted article published in the IEEE ISPSD2020 proceedings – https://doi.org/10.1109/ISPSD46842.2020.9170106



Fig. 2. (a) Two-stage current mirror with its parasitic capacitances, (b) Circuit layout assuming a area factor of 2.5 between NMOS and PMOS transistors ( $G_P$ =2 and  $G_N$ =2).

#### B. Sizing M1

Fig. 3 shows the characteristics of a diode-connected PMOS transistor. Due to short channel effect observed in submicron CMOS technologies, two different operating zones may be distinguished, a low current and a high current zones. Therefore, the classic square law has to be linearized for using the transistor at high current level, the well-known square law is no longer valid and a direct proportionality between drain current and gate-to-source voltage has to be considered. With parametric simulations, at  $v_{GS}$  constant, it is observed a constant current per width ratio in a wide range of values for W1. Considering the length *L* of the transistor channel minimum, this constant  $i_D/W$  ratio is very useful to make the link between the size of the capacitor Cs in one hand, and in the other hand the resulting size of the mirrors.

The transistor M1 will operate at the operating points 1, 2 and 3 indicated in Fig. 3. At the beginning, when no switching event occurs,  $i_D$ =0. At first, slightly before a turn-on order, a pre-biasing current  $i_{bias}$  (see Fig. 1) of about 50 µA is generated biasing M1 at the point 1. Then, when a switching event occurs, the transistor M1 reaches the point 2 during a short transient less than 1ns. Just after a short delay, the feedback loop acts to reduce  $dv_{DS}/dt$ , the current  $i_{Cs}$  decreases and M1 reaches the point 3. Then, it remains on this biasing point 3 for the rest of the switching, assuming a perfect trapezoidal  $v_{DS}$  waveform. If  $v_{DS}$  is not perfectly trapezoidal, W1 will still operate between points 1 and 3.

Fig. 3 also shows that the temporary operating point 2 should not exceed the maximum voltage  $v_{DVR}$ +0,6V otherwise the protection diode D<sub>P</sub> may conduct and clamp the voltage to -0,6V. The minimum width of M1 is calculated to place point 3 at  $v_{GS\_CL}=v_{DRV}/2$  and it is verified that point 2 will operate under safe operation area. Finally, the expression W1, the width of M1 is:

$$W_{IMIN} = \frac{i_{D_{-}CL}L_{MIN}}{g_{mP}(v_{GS_{-}CL} - v'_{TH})}$$
(3)

where  $L_{MIN}$  is the minimum transistor length possible of the technology to withstand 5V, 500 nm in our case, and  $v'_{TH}$  is the effective threshold voltage of the linear model shown in Fig. 3 around 1.5V.  $\mu_{Peff}$  is the effective mobility of the PMOS transistor at high current (in the linear zone).

Author version of the accepted article published in the IEEE ISPSD2020 proceedings – https://doi.org/10.1109/ISPSD46842.2020.9170106



Fig. 3. Diode-connected transistor PMOS characteristic and 1st order model parameter extraction.

#### C. Sizing $W_3$ as a function of $W_2$

The transistor M2 is a multiple of M1 depending the gain  $G_P$  of the 1<sup>st</sup>-stage current mirror. Now, sizing M3 to operate at  $v_{DS3}=V_{DRV}/2$  will make M2 always operate in its saturation region. Then, to guarantee the appropriate biasing of M3, the ratio between W2 and W3 has to be equal to the ratio  $\delta$  of the effective mobility of the PMOS and NMOS transistors. In our case, a ratio equal to 2.5 is obtained.

$$W_3 = \frac{W_2}{\delta} \text{ with } \delta = \frac{\mu_{effN}}{\mu_{effP}}$$
 (4)

#### **III. BANDWIDTH ANALYSIS**

One expression for bandwidth as a function of gain or  $C_S$  in order to address very fast transient response, with a constant factor  $GC_S$  imposed by the application, the bandwidth of the feedback loop has to be determined. Its value may depend on the gains  $G_P$  and  $G_N$  and on the value of the capacitor  $C_S$ . The total intrinsic capacitances at the gate of the PMOS and NMOS current mirrors are respectively given by (5) and (6).

$$C_{p} = (l + G_{p})C_{GSp} + G_{p}C_{GDp}(l - a_{v_{p}}) + C_{DSp} + C_{S_{p}AR}$$

$$C_{p} \cong (l + G_{p})C_{GSp} + C_{S_{p}AR}$$
(5)

$$C_{N} = (l + G_{N})G_{P}C_{GSn} + G_{N}G_{P}C_{GDn}(l - a_{v_{n}}) + G_{P}C_{DSn} + G_{P}C_{DSp}$$

$$C_{N} \cong (l + G_{N})G_{P}C_{GSn} + G_{P}C_{DSp}$$
(6)

where  $a_{v_p}$  and  $a_{v_n}$  are the small signal voltage gains of the common-source stage made by M2 and M4 respectively, both close to one, and  $C_{GS}$ ,  $C_{GD}$  and  $C_{DS}$ , are the intrinsic capacitors of the transistors.

The expressions of the total capacitances  $C_P$  and  $C_N$  shown by the gate nodes of the PMOS and NMOS transistors can be drastically simplified.

To calculate the bandwidth, knowing the capacitances of the circuit, the associated dynamic impedances have to be computed. Mainly, the impedances seen at the gate nodes are provided by the diode-connected transistors M1 and M3. Their values are related to the transconductances  $g_m$ . The time constants  $\tau$  can be written as follow:

$$\tau_{P} = \frac{C_{P}}{g_{m1}}; \tau_{N} = \frac{C_{N}}{g_{DS2} + g_{m3}}$$
(7)

where  $g_{m1}$  and  $g_{m3}$  are M1 and M3 transconductances and  $g_{DS2}$  is the drain-to-source admittance of M2.

Then, the cutoff frequency for the PMOS and NMOS current mirrors respectively are expressed by:

$$f_{cP} = \frac{1}{2\pi\tau_P}; f_{cN} = \frac{1}{2\pi\tau_N}$$
(8)

The expression of the transition frequency  $f_T$  for the NMOS transistors, which indicates the maximum bandwidth that can be reached with a given technology, is provided below:

$$f_T = \frac{g_m}{2\pi (C_{GS} + C_{GD})} \tag{9}$$

Indeed, increasing *W* increases both  $g_m$  and the intrinsic capacitor values. Then, the cutoff frequency of the current mirrors can be related to this transition frequency. Because M1 and M3 are diode-connected transistors, they always work in their saturation region where  $C_{GD}$  can be neglected comparing to  $C_{GS}$ . Now, neglecting the contributions of  $C_{S_PAR}$  and  $C_{DSp}$  in Eq. (5) and (6), one can estimate:

$$f_{cN} \approx \frac{f_T}{l + G_N} = f_{cN\_est} \tag{10}$$

$$f_{cP} \approx \frac{1}{\delta} \frac{f_T}{I + G_P} = f_{cP\_est}$$
(11)

Fig. 5 shows a good correlation between simulated points in CADENCE<sup>TM</sup> and the estimation expressed by Eq. (10).

#### A. Gain G distribution between $G_P$ and $G_N$

Depending on the distribution of the gain G among the two current mirror gains  $G_P$  and  $G_N$ , the overall feedback-loop bandwidth  $f_c$  changes. An optimal distribution can be identified. So, an expression of the bandwidth using a geometrical averaging of the two time constants is proposed:

$$1/f_{c_{est}} = \sqrt{1/f_{cN_{est}}^2 + 1/f_{cP_{est}}^2}$$
(12)

Fig. 4 shows the optimal choice of  $G_P$  depending on the value of G. Note the higher G, the lower the bandwidth.



Fig. 4. Normalized cutoff frequency of the feedback-loop as a function of the PMOS mirror gain  $G_P$  for several values of G.

#### B. Distribution between G and $C_S$

For a targeted attenuation of  $dv_{DS}/dt$ , the product  $GC_S$  is imposed. Now, an optimal distribution of values between the gain G and the capacitor  $C_S$ , has to be determined to maximize the feedback loop bandwidth  $f_c$ . Indeed, the higher  $C_S$ , the lower G but the current  $i_{CS}$  increases and the transistor size accordingly.

Author version of the accepted article published in the IEEE ISPSD2020 proceedings – https://doi.org/10.1109/ISPSD46842.2020.9170106



Fig. 5. Bandwidth of one NMOS current mirror as a function of its gain.

To compute accurately  $f_c$ , all the intrinsic capacitances present in Eq. (5) and (6) are taken into account. Fig. 6 shows the Matlab<sup>TM</sup> computations using the appropriate technology parameters with  $GC_S$  equals to 10pF. Simulation results using  $C_S$ = 100fF, 1pF and 10pF confirm the theoretical projections.



Fig. 6. Feedback-loop bandwidth as a function of  $C_s$  for a constant  $GC_s = 10$  pF.

#### IV. SURFACE ANALYSIS

Now, considering a given product  $GC_S$  constant, the separate values of G and  $C_S$  have an impact on the silicon area required. The surface  $S_{Mp}$  and  $S_{Mp}$  of the PMOS and NMOS current mirrors can be expressed respectively by:

$$S_{Mp} = (I + G_P) \alpha L_{MIN} W_{IMIN}$$
(13)  

$$S_{Mn} = G_P (I + G_N) \alpha L_{MIN} W_{3MIN} =$$
(14)  

$$(G_P + G) \frac{\alpha}{\delta} L_{MIN} W_{IMIN}$$
(14)

where  $\alpha$  is the swell factor, i.e. the ratio between the active areas and the actual total area required by the transistors.

It should be noted that  $W_{IMIN}$  is a function of the size of  $C_S$  due to the increase of the current  $i_{D(CL)}$  when  $C_S$  increase. According to Eq. (3) it is possible to write:

$$W_{I_{MIN}}(C_S) = \frac{2L_{MIN}}{\mu_{Peff}C_{OX}\left(V_{GS\_CL} - V'_{TH}\right)} \frac{dv_{DS}}{dt} \Big|_{CL} C_S;$$

$$W_{I_{MIN}}(C_S) = \frac{1}{J_P L_{MIN}} \frac{dv_{DS}}{dt} \Big|_{CL} C_S$$
(15)

where  $J_P$  is the current density of M1 linked to the choice of  $v_{GS\_CL}$  (see Fig. 3).

The total silicon area  $S_{tot}$  required for the proposed circuit is the surface of both current mirrors plus the in-chip high-voltage capacitor  $C_S$  surface. Its expression is the following:

$$S_{tot}(C_{s}) = \left( \left( l + G_{p} \right) + G_{p} \left( l + \frac{G}{G_{p}} \right) \frac{l}{\delta} \right) \alpha L_{MIN} W_{IMIN}(C_{s}) + \frac{C_{s}}{C_{s}'}$$
(16)  
$$S_{tot}(C_{s}) = \frac{l}{\delta} \frac{\alpha}{J_{p}} \frac{dv_{Ds}}{dt} \Big|_{CL} (A_{tt} - l) C_{rss} + \left( \left( l + G_{p}(l + \frac{l}{\delta}) \right) \frac{\alpha}{J_{p}} \frac{dv_{Ds}}{dt} \Big|_{CL} + \frac{l}{C_{s}'} \right) C_{s}$$
(17)

where  $C_{rss}$  is the GaN power device reverse transfer capacitance,  $C_S$ ' is the capacitance per surface unit in the CMOS technology between the metal layers 4 to 6.

Eq. (17) has a minimum value is achieved for low values of  $C_S$ . Fig. 7 shows the surface  $S_{tot}$  versus  $C_S$  for a constant  $GC_S$  product.  $S_{tot}$  increase proportionally with  $C_S$  at high  $C_S$  values.



Fig. 7. Silicon surface as a function of the input sensing capacitor  $C_s$  for a constant attenuation product  $GC_s$ =10pF.

#### V. EXPERIMENTAL RESULTS

In order to achieve the best bandwidth a higher value of  $C_s$  is chosen even if it will consume more surface. It can be seen in Fig. 5 the bandwidth is inversely proportional to the gain.



Fig. 8. (a) Experimental waveforms of AGD controlling *dv/dt* from 175V/ns to 120V/ns with in-chip HV capacitor of 1pF (b) microscope picture of the ASIC AGD

Fig. 8 (b) is the AGD designed with the high voltage in-chip capacitors. Attenuation factor of 1.45 ( $A_{tt}$ =175/120 V/ns) is demonstrated in Fig. 8 (a) with  $C_{s}$ =1pF and G=10. A difference between expected attenuation in dv/dt and obtained experiment value is observed. The first reason is due to the presence of parasitic elements inside the chip and the PCB that are not taken into account in the theoretical study. The second reason is because some extra current is required to put M5 transistor in saturation mode before the feedback loop becomes effective.

A sub-nanosecond response with the proposed technology is experimentally demonstrated. It can be seen in Fig. 8 the derivative of  $v_{DS}$  of the GaN transistor starts to change in less than 1ns due to the feedback-loop effect. Fig. 9 shows the output voltage of the feedback-loop starts to change in less than 1ns just after the GaN transistor  $v_{DS}$  falling-edge.



Fig. 9. Experimental waveforms of the propsed system showing an open-loop response with a resistive load ( $R_G$ =14.7 $\Omega$ ) connected to  $v_{DRV}$ .

#### VI. CONCLUSION

This paper develops a theoretical analysis to provide the optimum distribution between the gains of the two current mirrors and the value of the sensing capacitor to maximize the bandwidth of a dv/dt feedback control loop. It is demonstrated that the bandwidth of the proposed circuit is correlated to the transition frequency of the CMOS technology. Therefore, choosing a technology with the highest transition frequency, with appropriate voltage capabilities to sustain 5V for GaN and 25V for SiC and IGBT applications, is the best choice. It is also demonstrated that for a given constant  $GC_S$  product, the higher the sensing capacitor  $C_S$ , the higher the bandwidth for the feedback-loop. However, the silicon surface increase with  $C_S$  and a trade-off has to be considered.

#### REFERENCES

- D. Liu, H. C. P. Dymond, J. Wang, B. H. Stark and S. J. Hollis, "Building blocks for future dual-channel GaN gate drivers: Arbitrary waveform driver, bootstrap voltage supply, and level shifter," (*ISPSD*), Shanghai, China, 2019.
- P. Bau et al., "Sub-Nanosecond Delay CMOS Active Gate Driver for Closed-Loop dv/dt Control of GaN Transistors," 2019 31st (ISPSD), Shanghai, China, 2019, pp. 75-78.
- [3] R. Wang *et al.*, "Self-adaptive active gate driver for IGBT switching performance optimization based on status monitoring," in *IEEE Transactions on Power Electronics*. 2020
- [4] L. Y. Ling, Z. Zhao and Y. Zhu, "A Novel Digital Active Gate Driver For High-Power IGBT To Reduce Switching Losses And Stresses," 2019 IEEE Energy Conversion Congress and Exposition (ECCE), Baltimore, MD, USA, 2019.
- [5] H. Li, Y. Jiang, C. Feng and Z. Yang, "A Voltage-injected Active Gate Driver for Improving the Dynamic Performance of SiC MOSFET," 2019 IEEE Energy Conversion Congress and Exposition (ECCE), Baltimore, MD, USA, 2019
- [6] L. Shu, J. Zhang and S. Shao, "Crosstalk Analysis and Suppression for a Closed-Loop Active IGBT Gate Driver," in IEEE Journal of Emerging and Selected Topics in Power Electronics, vol. 7, no. 3, pp. 1931-1940, Sept. 2019