Energy Efficient Acceleration of Floating Point Applications onto CGRA - Archive ouverte HAL
Communication Dans Un Congrès Année : 2020

Energy Efficient Acceleration of Floating Point Applications onto CGRA

Résumé

In this paper, we propose a novel CGRA architecture and associated compilation flow supporting both integer and floating-point computations for energy efficient acceleration of DSP applications. Experimental results show that the proposed accelerator achieves a maximum of 4.61× speed-up compared to a DSP optimized, ultra low power RISC-V based CPU while executing seizure detection, a representative of wide range of EEG signal processing applications with an area overhead of 1.9×. The proposed CGRA achieves a maximum of 6.5× energy efficiency compared to the CPU.
Fichier principal
Vignette du fichier
EnergyEfficientAccelerationFloatingPointApplicationsontoCGRA.pdf (207.57 Ko) Télécharger le fichier
Origine Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-02614908 , version 1 (21-05-2020)

Identifiants

  • HAL Id : hal-02614908 , version 1

Citer

Satyajit Das, Rohit Prasad, Kevin Martin, Philippe Coussy. Energy Efficient Acceleration of Floating Point Applications onto CGRA. ICASSP, May 2020, Barcelona, Spain. ⟨hal-02614908⟩
114 Consultations
355 Téléchargements

Partager

More