Characterization and Electrical Modeling Including Trapping Effects of AIN/GaN HEMT 4×50μm on Silicon Substrate - Archive ouverte HAL
Communication Dans Un Congrès Année : 2018

Characterization and Electrical Modeling Including Trapping Effects of AIN/GaN HEMT 4×50μm on Silicon Substrate

Résumé

This paper reports the full characterization and modeling of novel AlN/GaN HEMTs on silicon using a short gate length. This device has been optimized for high frequency analog circuits applications. The presented model includes DC and small-signal modeling steps taking into account the trapping effects. It contains a trap model inside the current source which allows to accurately predict gate-lag transient response and low frequency dispersion of the output admittance. The model is validated by comparing the 4 GHz load-pull measurement results with the simulation ones.
Fichier principal
Vignette du fichier
EUMW_2018_trap_model_paper.pdf (1.48 Mo) Télécharger le fichier
Origine Fichiers produits par l'(les) auteur(s)

Dates et versions

hal-02356757 , version 1 (08-12-2020)

Identifiants

Citer

Mohamed Bouslama, Ahmad Al Hajjar, Raphaël Sommet, Jean-Christophe Nallatamby, F Medjdoub. Characterization and Electrical Modeling Including Trapping Effects of AIN/GaN HEMT 4×50μm on Silicon Substrate. 13th European Microwave Integrated Circuits Conference (EuMIC 2018), Sep 2018, Madrid, Spain. pp.333-336, ⟨10.23919/EuMIC.2018.8539941⟩. ⟨hal-02356757⟩
87 Consultations
98 Téléchargements

Altmetric

Partager

More