

# Short-circuit robustness of parallel SiC MOSFETs and fail-safe mode strategy

François Boige, Asad Fayyaz, Alberto Castellazzi, Frédéric Richardeau,

Sébastien Vinnac

#### ▶ To cite this version:

François Boige, Asad Fayyaz, Alberto Castellazzi, Frédéric Richardeau, Sébastien Vinnac. Shortcircuit robustness of parallel SiC MOSFETs and fail-safe mode strategy. European Power Electronics and Applications 2019 - IEEE ECCE Europe, Sep 2019, Gênes, Italy. hal-02334405

# HAL Id: hal-02334405 https://hal.science/hal-02334405

Submitted on 26 Oct 2019

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Short-circuit robustness of parallel SiC MOSFETs and fail-safe mode strategy

 François Boige<sup>1</sup>, Asad Fayyaz<sup>2</sup>, Alberto Castellazzi<sup>2</sup>, Frédéric Richardeau<sup>1</sup>, Sébastien Vinnac<sup>1</sup>
<sup>1</sup>LAPLACE, University of Toulouse, CNRS, France Tel.: 33 (0) 5 34 32 23 91
<sup>2</sup>PEMC Research Group, University of Nottingham, University Park, NG7 2RD, UK Tel.: 0044 (0) 115 95 15568
E-Mail: boige@laplace.univ-tlse.fr; asad.fayyaz@nottingham.ac.uk; alberto.castellazzi@nottingham.ac.uk; frederic.richardeau@laplace.univ-tlse.fr
URL: https://www.nottingham.ac.uk/research/groups/power-electronics-machines-andcontrol-group/; http://www.laplace.univ-tlse.fr

## Keywords

Silicon carbide (SiC), Wide bandgap devices, Power MOSFET, Short-circuit, Robustness, Parallel Operation

## Abstract

Silicon carbide (SiC) power MOSFETs exhibit some key differences compared with Silicon (Si) MOSFETs and IGBTs. In particular, both their *intrinsic* (i.e., material technology related) and *extrinsic* (i.e., device generation related) features-set implies, on the one hand, higher stress levels of the single chip during a short-circuit and, on the other hand, a greater spread in the value of some of the main electro-thermal parameters affecting the transistor performance during this stressful transient event. Thus, this paper proposes a thorough experimental analysis of the short-circuit robustness of parallel connected SiC Power MOSFETs, taking into account the actual distribution in their parameters. The overall aim is twofold: producing de-rating guidelines for multi-chip structures and developing validated strategies for ensuring new and original *soft-fail* (or fail-safe) modalities in the application, as a result of both single and repetitive pulse degradation.

# Introduction

Silicon Carbide (SiC) power devices exhibit key material properties which lead to some key differences at robustness and system level as compared to Silicon (Si) power devices. Having said that, stressful transient events such as short-circuit are very stressful for SiC Power MOSFETs with really high junction temperature (T<sub>J</sub>) and current density. Even though, the SiC Power MOSFET technology is continuously evolving, devices still exhibit a large range of spread in the electro-thermal device parameters namely: threshold voltage (V<sub>th</sub>), on-state resistance (R<sub>DS(ON)</sub>) and trans-conductance (g<sub>m</sub>) etc. T<sub>J</sub> unbalance may also arise due to other factors relating to circuit layout and non-linearity with cooling etc. [1, 2]. A stressful event like short-circuit could be critical when paralleling chips as significant unbalance in T<sub>J</sub> between devices could lead to premature failure of the complete module and hence motivated this study.

#### Analysis of device parameter spread: Static measurements

The study presented in this paper focuses on two similar rating device types from two different manufacturers. The device referred to as Dev-A [3] is a 1200 V, 80 m $\Omega$ , 36 A rated power MOSFET whereas Dev-B [4] is a 1200 V, 80 m $\Omega$ , 41 A rated device. For the sake of illustration, Fig. 1 shows the typical distribution of measured V<sub>th</sub> on a number of Dev-B commercial devices. In here, it can be clearly seen that the spread could be quite broad (in this case, the range is: 2.55 V – 3.45 V) as much as approximately 1 V at case temperature (T<sub>CASE</sub>) of 25 °C (i.e. room temperature). A similar  $\Delta V_{th}$  spread

of around 1 V as presented in Fig. 1 was also observed for Dev-A device type with a range of 3.02 V - 4.03 V. However, the measured V<sub>th</sub> values for both device types still have a good correlation with datasheet and the measured values fall within the minimum and maximum value defined by the datasheet. Here, V<sub>th</sub> was defined as the gate source voltage (V<sub>GS</sub>) value at which the drain current (I<sub>D</sub>) was 5 mA when V<sub>DS</sub> = V<sub>GS</sub> where V<sub>DS</sub> is the drain source voltage. At the same time, V<sub>th</sub> over a range of T<sub>CASE</sub> was also measured and  $\Delta V_{th}$  was found to get bigger as the temperature was increased. Fig. 2 represents the V<sub>th</sub> behaviour for two Dev-B devices under test (DUTs) over a T<sub>CASE</sub> range of 25 °C – 150 °C. Here, for T<sub>CASE</sub> = 25 °C,  $\Delta V_{th}$  is 265 mV and for T<sub>CASE</sub> = 150 °C,  $\Delta V_{th}$  is 450 mV. Lastly, the measured R<sub>DS(ON)</sub> for the DUTs also ranged between 79 m $\Omega$  – 84 m $\Omega$ .



Fig. 1. Distribution of measured V<sub>th</sub> spread for Dev-B DUT showing  $\Delta V_{th}$  of app. 1 V (Datasheet min. 2V and max. 4V) at T<sub>CASE</sub> = 300 K



Fig. 2. Variation of Vth for two Dev-B DUTs over TCASE between 25 °C and 150 °C

Short-circuit (SC) withstand capability is an important requirement in many applications such as: motor drive applications. Even-though, SC event is typically unintentional but nonetheless can be a frequent event and is usually perceived to be very stressful for the device. To demonstrate the implication of the device parameter spread on the electro-thermal stress during SC, tests were performed on devices with different  $V_{th}$  values. Fig. 3 shows the difference in the peak drain current ( $I_{D(pk)}$ ) for Dev-B DUTs which is around 35 A as a result of the given device parameter spread investigated. The device with lower  $V_{th}$  would result in higher  $I_{D(pk)}$  and vice versa. When comparing two DUTs (same device type) with far

apart V<sub>th</sub>, DUT with higher V<sub>th</sub> is referred to as a strong device (due to lower I<sub>D(pk)</sub> and thus lower resulting T<sub>J</sub>) and a DUT with a lower V<sub>th</sub> is referred to as a weak device (due to higher I<sub>D(pk)</sub> and thus higher resulting T<sub>J</sub>). These tests were carried out with V<sub>DD</sub> = 600 V, V<sub>GS</sub> = 18 V and T<sub>CASE</sub> = 25 °C. The resultant T<sub>J</sub> profile for the SC results presented in Fig. 3 were also simulated using an equivalent physical thermal model (explained in more detail in [5]) are subsequently presented in Fig. 4. Here, maximum junction temperature (T<sub>J(max)</sub>) for these tests was around 570 °C and the  $\Delta T_{J(max)}$  is around 30 °C. Such difference in T<sub>J</sub> as a result of device parameter spread can be critical from a reliability and robustness point of view. More importantly, single pulse as well as repetitive stress aging are also of concern.



Fig. 3.  $V_{DS} = 600 \text{ V}$ ,  $T_{CASE} = 25 \text{ °C}$  and  $V_{GS} = 18 \text{ V}$ ; SC Experimental waveforms for Dev-B DUTs;  $V_{th}$  range between 2.55 V (Dev13) and 3.45 V (Dev03)



Fig. 4. Corresponding simulated T<sub>J(max)</sub> estimation for SC waveforms in Fig. 3

It is typically very difficult, if not impossible, to predict how a given set of device characteristics will evolve over time due to stress and so, ultimately, to predict when a device will fail. Therefore, in order to establish suitable de-rating criteria for a given target operational lifetime, it is important to also develop strategies to monitor degradation and impeding failure and respond in a way which ensures soft-fail and non-propagation of the failure at system level [6, 7]. In this context, soft-fail or fail-safe mode happens when the DUT fails as a result of a short between gate-source which eventually results in measureable residual gate-source resistance ( $R_{GS}$ ) of tens of ohms which is usually defined as the drain-source fail-to-open failure mode. Ensuring such kind of failure mode is favourable not only for the system's safety in general, but also avoids catastrophic failure of the DUT and subsequent physical damage to the surrounding components.

#### **Experimental SC test results: Parallel connected DUTs**

This section represents the experimental SC results performed on two parallel connected DUTs of the same device type (i.e. same part number). Such parallel connection test analysis was performed for two different DUT types from two different manufacturers; Dev-A and Dev-B. Here, the idea was to perform SC tests with an aim of obtaining a soft-fail (drain-source fail-to-open) criteria [8]. Therefore, depending on previous device characterisation of the DUTs as also included in [8, 9], the input voltage ( $V_{DD}$ ) was appropriately adjusted to ensure soft-fail mode at all times. The gate driver circuit schematic which was implemented to perform these tests is presented in Fig. 5 below. The gate drive voltage ( $V_{buffer}$ ) was switched between +20/-5V. The buffer IC has a 14 A peak current capability with a rise and fall time of less than 30 ns.



Fig. 5. Circuit schematic of the implemented gate drive network

The first results presented here, are on two parallel connected Dev-A device type with  $\Delta V_{th}$  of 1 V. These results were carried out with  $V_{DD} = 600 \text{ V}$ ,  $V_{GS} = +20/-5 \text{ V}$ ,  $T_{CASE1} = T_{CASE2} = 25 \text{ °C}$ . Here, the total gate resistance (R<sub>GTot</sub>) is the common used gate resistance for the total gate loop current (I<sub>G</sub>) whereas the separate R<sub>G1</sub> and R<sub>G2</sub> were also used. In this case, the resistor values used were as follows:  $R_{GTot} = 10 \Omega$  and  $R_{G1} = R_{G2} = 27 \Omega$ . Since Dev-A DUT undergoes a soft-fail mode during SC [8] with applied input bias of 600 V, therefore, this value was used for these tests presented here. Moreover, it represents 50% of the rated breakdown voltage (V<sub>BD(DSS)</sub>) and usually devices are de-rated at 50%. Therefore, to have a SiC device which can withstand 10 µs with 50% voltage de-rating and at the same time has a soft-fail SC failure mode does indeed represent a useful consideration feature when developing power systems using SiC devices. Here, a SC pulse with duration ( $t_{SC}$ ) of 30 µs was sent to both DUTs to trigger the failure and to be able to investigate if there is any extra margin on SC withstand capability for the device with lower  $I_{D(pk)}$  (i.e. strong device – higher  $V_{th}$ ) prior to failure. Fig. 6 shows the SC waveforms for the two DUTs in question. Here, it is very interesting to see that if the device spread is big enough ( $\Delta V_{th} = 1V$ ), the device with higher  $I_{D(pk)}$  (i.e. weak device – lower  $V_{th}$ ) fails first and then the strong device failed 1.8 µs afterwards. The failure t<sub>SC</sub> observed was 13.2 µs and 15.0 µs for DUT1 (weak) and DUT2 (strong) device respectively. It has to be noted that DUT2 is degraded around

8µs which results in a gate leakage current but the device continues to support the short-circuit up to 13µs. Another important point to iterate here is that this type of device (Dev-A) can sustain  $t_{SC} > 10$  µs at 50% of  $V_{BD(DSS)}$ . The corresponding  $V_{GS}$  waveforms for the SC current waveforms presented in Fig. 6 are subsequently presented in Fig. 7. As presented in Fig. 7, the failure of each DUT in gate-source fail-to-short was also confirmed as the  $V_{GS}$  for DUT1 and DUT2 decreased to a value very close to zero subsequently. The measured residual  $R_{GS}$  for DUT1 and DUT2 was 2.6 Ω and 3.6 Ω respectively. The lower I<sub>D</sub> for DUT2 just before failure is actually due to the potential drop at  $V_{middle}$  due to increased gate leakage current in DUT1 when it failed. Indeed, once the weak device fails,  $V_{GS1} = 0$  V leading to the voltage drop of  $V_{middle}$  caused by the voltage divider composed of  $R_{GTot}$  and  $R_{G2}$ .



Fig. 6. Drain Current (I<sub>D</sub>) waveforms; Dev-A  $V_{DD} = 600$  V;  $V_{GS} = +20/-5$  V;  $T_{CASE1} = T_{CASE2} = 25$  °C; DUT1 – Dev04a – Weak –  $V_{th} = 3.0$  V (Orange); DUT2 – Dev16a – Strong –  $V_{th} = 4.0$  V (Purple)



Fig. 7. Gate-source voltage ( $V_{GS}$ ) waveforms corresponding to  $I_D$  in Fig. 6; Dev-A DUT1 – Dev4a –  $V_{th}$  = 3 V (Orange); DUT2 – Dev16a –  $V_{th}$  = 4 V (Purple);  $V_{middle}$  (Green)

Furthermore, results on Dev-B device are also presented here. For this type of device,  $V_{DD}$  was set to 250 V to ensure soft-fail (short between gate-source) mode for this particular device which is only possible at relatively lower  $V_{DD}$  (i.e. lower power) [9]. In this case, the distributed gate resistor values were decreased to the lowest acceptable value to avoid ringing ( $R_{G1} = R_{G2} = 5 \Omega$ ). The aim is to naturally turn-off the stronger DUT when the weak one fails. To do so, the distributed gate resistors have to be as low as possible to pull down the strong device's gate voltage below the threshold voltage. Fig. 8 shows the I<sub>D</sub> waveforms for two parallel-connected Dev-B DUTs.



Fig. 8. Drain Current (I<sub>D</sub>) waveforms, Dev-B;  $V_{DD} = 250$  V;  $V_{GS} = +20/-5$  V;  $T_{CASE1} = T_{CASE2} = 25$  °C; DUT1 – Dev08 – Weak –  $V_{th} = 2.5$  V (Orange); DUT2 – Dev19 – Strong –  $V_{th} = 3.1$  V (Purple)



Fig. 9. Gate-source voltage ( $V_{GS}$ ) waveforms corresponding to  $I_D$  in Fig. 8; Dev-B DUT1 – Dev08 –  $V_{th}$  = 2.5 V (Orange); DUT2 – Dev19 –  $V_{th}$  = 3.1 V (Purple);  $V_{middle}$  (Green)

A very long pulse of 260  $\mu$ s was sent to the DUTs and as can be seen, the I<sub>D</sub> current decreased to zero (gate-source short) at failure. Here, DUT2 and DUT1 failed at around 174  $\mu$ s and 184  $\mu$ s respectively. Unlike the case of Dev-A, device type Dev-B DUT with the lower V<sub>th</sub> (DUT1) failed afterwards. It is due to the fact that the saturation current of the device with the higher V<sub>th</sub> (DUT2) is slightly higher after the transient peak at the start of the short-circuit, as seen in Fig. 8. This higher saturation current leads to a slightly higher T<sub>J(max)</sub> hence an earlier failure. Here, the failure mode is highly dependent on temperature [8, 9]. The failure could also be confirmed by the gate drive waveforms, which also decrease to zero at failure indicting that the device has failed with a very low value residual R<sub>GS</sub>, which in this case was measured to be roughly 0.2  $\Omega$  for both DUTs. Fig. 9 shows the gate drive waveforms for the two DUTs. From Fig. 9, it is clear that DUT1 fails around 10  $\mu$ s afterwards when the V<sub>GS</sub> (orange waveform) subsequently drops to zero. The extremely low I<sub>D</sub> for Dev08 just before failure is actually due to the high potential drop at V<sub>middle</sub> due to the low R<sub>G1,2</sub> and high R<sub>GTot</sub>. It can also be noted that this potential is very close to the device's threshold voltage but not small enough to completely turn-off the device.

#### **SC Protection Circuitry**

Starting from the observation that whatever the set of gate resistors, in the case of a long short-circuit, the drop in  $V_{GS}$  caused by the failure of the weaker device does not automatically turn-off the other device, especially since  $R_{G1,2}$  had a minimum value of 5  $\Omega$  to avoid ringing. To ensure that the other device is turned-off when the weak device fails, a protection circuit was integrated close to the gate driver. The protection circuit, whose electronics will not be detailed in this article, ensures soft shutdown (SSD) of the strong device when the failure of the weak device occurs. Basically, when an important voltage drop is measured across  $R_{GTot}$  (3 V), a low voltage transistor is turned on to pull down  $V_{middle}$  at -5 V to turn off the remaining DUT. The low voltage transistor is turned on slowly in order to softly turn off the DUT in short-circuit condition and avoid unnecessary stress. The test circuit with protection is shown in Fig. 10. Tests similar to those presented in the previous section were performed with Dev-A at 600 V and Dev-B DUT at 200 V.



Fig. 10. Circuit schematic of the implemented gate drive network and the gate protection circuit

A short-circuit test with Dev-A DUT and the protection circuit was performed at  $V_{DS} = 600$  V and  $\Delta V_{GS(th)} = 1$  V similar to the test without protection circuit as presented in previous section. The test results are shown in Fig. 11. The device with the lower threshold voltage fails first at 14.7 µs and the protection circuitry reacts ( $V_{middle} = V_{GS2}$ ). After a very short time after turn-off, the second device fails at 15.5 µs, there is a dissociation between the voltage  $V_{middle}$  and  $V_{GS2}$  indicating a breakdown of the gate

of DUT2 ( $V_{middle} \neq V_{GS2} = V_{GS1}$ ). At the end,  $V_{middle} = -5$  V corresponding to the potential to which the transistor is connected to perform the SSD. For Dev-A DUT, even with a very large  $V_{th}$  difference, the strongest DUT cannot be saved. A short-circuit test with the Dev-B DUT and the protection circuit was performed at  $V_{DS} = 200$  V and  $\Delta V_{th} = 400$  mV similar to the test without protection circuit as included in previous section. The test results are presented in Fig. 12, as for the test in Fig. 8 and 9, the DUT with the higher  $V_{th}$  fails first at 157.5 µs because, on average, its saturation current is slightly higher, so it has slightly higher  $T_{J(max)}$ . This confirms the previous results and indicates that in the case of long SC pulses with low power density, other parameters apart from  $V_{th}$  also influence the saturation current. Here, the protection circuit reacts as soon as the strong device fails, the second DUT is turned-off and does not fail afterwards. In this case, the protection circuit managed to save the weak device.



Fig. 11. Gate-source voltage (V<sub>GS</sub>) and Drain Current (I<sub>D</sub>) waveforms; Dev-A;  $V_{DS} = 600 \text{ V}$ ;  $V_{GS} = +20/-5 \text{ V}$ ;  $T_{CASE1} = T_{CASE2} = 25 \text{ °C}$ ;  $R_{GTot} = 10 \Omega$ ;  $R_{G1} = R_{G2} = 27 \Omega$ ; DUT1 – Dev02a – Weak –  $V_{th} = 3.0 \text{ V}$  (Blue); DUT2 – Dev17a – Strong –  $V_{th} = 4.0 \text{ V}$  (Black)



Fig. 12. Gate-source voltage (V<sub>GS</sub>) and Drain Current (I<sub>D</sub>) waveforms; Dev-B;  $V_{DS} = 200V$ ;  $V_{GS} = +20/-5V$ ;  $T_{CASE1} = T_{CASE2} = 25$  °C;  $R_{GTot} = 27 \Omega$ ,  $R_{G1} = R_{G2} = 5 \Omega$ ; DUT1 – Dev18 – Weak –  $V_{th} = 2.5 V$  (Blue); DUT2 – Dev10 – Strong –  $V_{th} = 3.1 V$  (Black);  $V_{middle}$  (Green)

### Conclusion

SC experimental case study in soft-failure mode has been presented on the parallel connected DUTs representative of a multi-chip structure within a power module. The chosen DUTs are known to have fail-to-open drain-source failure mode (i.e., short-circuit gate-source) allowing the chips in the module to still be usable even if one of them fails and avoiding the quick high-energy discharge of any capacitors into the circuit. However, this condition is only satisfied, for most devices, at relatively low values of  $V_{DS}$ : only one commercial device has been identified, which fails to soft in SC even with  $V_{DS} = 600 \text{ V}$  (i.e., 50% of the nominal rating). This paper focused on trying to relate some device parameter and its spread (e.g.,  $V_{th}$ ) to their SC withstand capability and the impact of the soft failure mode of one of device on another connected in parallel, specifically to assess the possibility to save it.

For Dev-A device, it is seen that if a large spread in V<sub>th</sub> exists, then the device with lower stress (typically, the one with higher V<sub>th</sub>) can sustain longer SC times, as a result of lower power dissipation and slower rising junction temperature during the pulse. However, in the case of Dev-B devices with low power dissipation and long short-circuit time, the Vth spread is not the only parameter which has an impact on the device's junction temperature. Here, he R<sub>DS(ON)</sub> of the device also plays a role since the SC duration is relatively long. For Dev-B DUT, the gate failure due to a gate-source short of the first failed device tends to lower the gate bias of the other device. This mechanism lowers the saturation current and enhances the SC withstand time of the remaining device in parallel. An investigation has been conducted to evaluate if this mechanism could be used to automatically turn-off all the remaining devices in parallel (without the need of protection circuitry) within a module: that was not achieved in this study, due to the minimum gate-resistance values needed to avoid ringing in the setup. To overcome the problem of ringing with gate resistors close to  $0 \Omega$ , a custom developed protection circuit has been added to the setup to act as the perfect gate resistor set-up. Indeed, the protection circuit detects the gate failure and turn-off the device which survived. Even with an "ideal" resistor set-up, the difference in SC time caused by the parameter spread has to be long enough (few  $\mu$ s) to safely turn-off the strong device. It is therefore possible that during the failure of the weak chip in "fail-to-open drain-source" the protection circuit also causes the remaining devices in the module to be turned-off.

As a perspective, after the turn-off, some of the chips inside the module are still functional. In order to restart the system, the disconnection of the defective chip(s) is mandatory because the low gate-source residual resistance of the failed device decreases the gate bias for the remaining chips, affecting their performance with increased system losses. It is therefore interesting, in the future, to explore ways of disconnecting the gate of the failed chips in a module configuration to always ensure fail-safe mode strategies.

#### References

- Castellazzi, Alberto, Asad Fayyaz, and Rainer Kraus. "SiC MOSFET device parameter spread and ruggedness of parallel multichip structures." In *Materials Science Forum*, vol. 924, pp. 811-817. Trans Tech Publications, 2018.
- [2] Li, Helong, Stig Munk-Nielsen, Xiongfei Wang, Ramkrishan Maheshwari, Szymon Bęczkowski, Christian Uhrenfeldt, and W-Toke Franke. "Influences of device and circuit mismatches on paralleling silicon carbide MOSFETs." *IEEE Transactions on Power Electronics* 31, no. 1 (2016): 621-634.
- [3] Microsemi, "APT40SM120B Datasheet."
- [4] Wolfspeed, "C2M0080120D Datasheet."
- [5] Fayyaz, Asad, Li Yang, and Alberto Castellazzi. "Transient robustness testing of silicon carbide (SiC) power MOSFETs." In 2013 15th European Conference on Power Electronics and Applications (EPE), pp. 1-10. IEEE, 2013.
- [6] Riccio, M., A. Borghese, G. Romano, V. d'Alessandro, A. Fayyaz, A. Castellazzi, L. Maresca, G. Breglio, and A. Irace. "Analysis of Device and Circuit Parameters Variability in SiC MOSFETs-Based Multichip Power Module." In 2018 20th European Conference on Power Electronics and Applications (EPE'18 ECCE Europe), pp. P-1. IEEE, 2018.
- [7] Borghese, Alessandro, Antonio Pio Catalano, Michele Riccio, Lorenzo Codecasa, Asad Fayyaz, Vincenzo d'Alessandro, Alberto Castellazzi, Luca Maresca, Giovanni Breglio and Andrea Irace. "An Efficient Simulation Methodology to Quantify the Impact of Parameter Fluctuations on the Electrothermal Behavior of

Multichip SiC Power Modules." In *Materials Science Forum*, vol. xx, pp. xxx-xxx. Trans Tech Publications, 2019. *(In press)* 

- [8] Boige, François, Frédéric Richardeau, S. Lefebvre, J-M. Blaquière, G. Guibaud, and Abdelhakim Bourennane. "Ensure an original and safe "fail-to-open" mode in planar and trench power SiC MOSFET devices in extreme short-circuit operation." *Microelectronics Reliability* 88 (2018): 598-603.
- [9] Romano, Gianpaolo, Asad Fayyaz, Michele Riccio, Luca Maresca, Giovanni Breglio, Alberto Castellazzi, and Andrea Irace. "A comprehensive study of short-circuit ruggedness of silicon carbide power MOSFETs." *IEEE Journal of Emerging and Selected Topics in Power Electronics* 4, no. 3 (2016): 978-987.