

# **Configurable Operational Amplifier Architectures Based on Oxide Resistive RAMs**

Hassen Aziza, Christian Dufaza, Annie Perez, Said Hamdioui

# **To cite this version:**

Hassen Aziza, Christian Dufaza, Annie Perez, Said Hamdioui. Configurable Operational Amplifier Architectures Based on Oxide Resistive RAMs. Journal of Circuits, Systems, and Computers, 2019, Journal of Circuits, Systems and Computers, pp.1950216. 10.1142/S0218126619502165. hal-02306935

# **HAL Id: hal-02306935 <https://hal.science/hal-02306935v1>**

Submitted on 7 Oct 2019

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

### **Configurable Operational Amplifier Architectures based on Oxide Resistive RAMs**

Hassen AZIZA\*

*Aix Marseille Univ, Université de Toulon, CNRS, IM2NP Marseille, France hassen.aziza@univ-mrs.fr*

Christian DUFAZA†

*Aix Marseille Univ, Université de Toulon, CNRS, IM2NP Marseille, France christian.dufaza@univ-mrs.fr*

Annie PEREZ‡

*Aix Marseille Univ, Université de Toulon, CNRS, IM2NP Marseille, France annie.perez@univ-mrs.fr*

Said HAMDIOUI<sup>§</sup>

*Delft University of Technology Mekelweg 4, 2628 CD Delft, The Netherlands S.Hamdioui@tudelft.nl*

> Received (Day Month Year) Revised (Day Month Year) Accepted (Day Month Year)

This paper introduces memristor-based operational amplifiers in which semiconductor resistors are suppressed and replaced by memristors. The ability of the memristive elements to hold several resistance states is exploited to design programmable closed-loop operational amplifiers. An inverting operational amplifier, an integrator and a differentiator are studied. Such designs are developed based on a calibrated memristor model, and offer dynamic configurability to realize different gains and corner frequencies at reduced chip area.

*Keywords*: Memristor; Opamps; RRAM, Analog calibration.

<sup>\*</sup> Typeset names in 8 pt Times Roman. Use the footnote to indicate the present or permanent address of the author.

<sup>†</sup> Typeset names in 8 pt Times Roman. Use the footnote to indicate the present or permanent address of the author.

<sup>‡</sup> Typeset names in 8 pt Times Roman. Use the footnote to indicate the present or permanent address of the author.

<sup>§</sup> Typeset names in 8 pt Times Roman. Use the footnote to indicate the present or permanent address of the author.

## **1. Introduction**

Emerging technologies such as Resistive RAMs (RRAMs) are attracting significant attention, due to their interesting characteristics such as high integration density, CMOS compatibility and non-volatility to replace the current conventional memories [1] [2] [3]. A typical RRAM device consists of two metallic electrodes that sandwich a thin dielectric layer used for permanent storage. Oxide-based Resistive Random Access Memory (so-called OxRAM) uses transition metal oxides as a dielectric layer. Metal oxides such as HfO<sub>2</sub>, NiO, TiO<sub>2</sub> and TaO<sub>2</sub> are promising candidates due to their compatibility with CMOS processes. In this study, an  $HfO<sub>2</sub>$  oxide-based RAM stack is considered.

A recent advance in the field of OxRAM memories is related to Multi Level Cell operation (MLC) [4] [5]. According to this approach, more than two data states are made possible for each memory cell, simply by finely controlling the programming of the cell. Proposed memristor-based operational amplifier (OpAmp) topologies use OxRAM cells as analog programmable devices by exploiting all the resistance states of the memory cell (i.e. extension of the MLC approach). High voltages are used to program the OxRAM states during the OpAmp calibration and low voltages are applied across the OxRAM cell during the OpAmp operation. Thus, the state of the OxRAM does not change during the OpAmp operation. It is worth noting that a series of short pulses are applied across the OxRAM cell during the calibration process. Pulse switching in 10 ns is reported in the literature [6]. Narrow programming pulses are possible due to the excellent high speed switching characteristic of the OxRAM cell. This programming strategy allows an optimal control of the programmed resistance despite the intrinsic cell variability [7] [8]. The approach to use memristors in programmable analog circuits was suggested in [9]. However, the memristor emulator used for simulations was far from actual memristive devices and the memristor programming interface within the analog circuits was not discussed. In [10], an introductory idea of using memristive devices in an open-loop OpAmp for neuromorphic applications is presented. Simulations were performed based on a SPICE memristor model. Also in this case, the approach was too conceptual and far from actual memristive device implementations. In [11], an ultra-low power open-loop OpAmp was designed in a 0.18µm technology using a memristor-based compensation technique and the VTEAM model introduced in [12]. But no references to actual memristive devices was provided. In [13], the adoption of memristive elements to

customize a sensor interface is proposed. However, the technical implementation of the memristive element as a trimming device is absent and the trimming methodology is not developed. Alternatively, in [14] Floating Gate (FG) non volatile devices are used as analog trim elements by controlling the amount of charges transferred onto the FG. However, this technique needs a specific fabrication process to implement FG devices.

In this work, configurable closed-loop operational amplifiers are proposed based on a 130nm technology from ST-Microelectronics and an OxRAM model calibrated on silicon. The analog storage feature of the OxRAM cell is evaluated based on actual data before its integration in operational amplifiers. A full design scheme targeting the implementation of OxRAMs as programmable analog devices within OpAmps is presented, including the OxRAM programming interface. This work is motivated by the greatest advantage of OxRAMs to be fabricated with low thermal budget, allowing their implementation into the Back-End-Of-the-Line (i.e. on top of CMOS transistors) with high integration density [15]. Moreover, as OxRAMs resistance can be programmed, closed-loop OpAmp parameters can be set dynamically.

The paper is organized as follows: section 2 presents the OxRAM technology, section 3 focuses on three configurable OpAmp architectures (inverting amplifier, integrator and differentiator) and provides simulation results and analysis. Finally, section 4 gives some concluding remarks.

### **2. Resistive RAM technology**

#### **2.1.** *OxRAM memories*

In memory devices relying on a resistance change, complex physical mechanisms are responsible for reversible switching of the electrical conductivity between high and low resistance states. This resistivity change is generally attributed to the formation/dissolution of conductive paths between metallic electrodes [16].

OxRAM cell operation is depicted in Figure 1a. The resistance change is triggered when the voltage difference across the TOP and BOTTOM electrodes of the cell (labeled respectively "T" et "B" in Figure 1b) reaches specific voltages (namely  $V_{\text{SET}}$ ,  $V_{\text{REST}}$  and V<sub>FORM</sub>). SET operation is achieved by applying a voltage difference across the cell greater than the threshold  $V_{\text{SET}}$ . RESET operation is achieved by applying a voltage difference across the cell lower than the threshold  $V_{RESET}$ . To obtain intermediate ON and OFF states, programming can be done gradually by applying an increasing number of identical voltage pulses across the cell [17].



Figure 1. (a) OxRAM I-V hysteresis and (b) OxRAM cell symbol

Before any SET/RESET operation, a FORMING operation is needed. The FORMING operation, achieved one time in the device life is a voltage-induced resistance switching from an initial virgin state with a very high resistance to a conductive state [18].

After FORMING, the OxRAM element can be reversibly switched between a High Resistance State (HRS or OFF state) and Low Resistance State (LRS or ON state). It is important to note that the FORMING stage is the first and most critical step as it determines the switching characteristics during the future operation of the memory cell. Also, a FORMING operation needs more important voltage values.

#### **2.2.** *OxRAM Model*

The proposed OxRAM modeling approach relies on electric field-induced creation/destruction of oxygen vacancies within the switching layer. The model enables continuously accounting for both SET and RESET operations into a single master equation in which the resistance is controlled by the radius of the conduction pathways  $(r_{CF})$  [19]:

$$
\frac{dr_{CF}}{dt} = \left(r_{CF\max} - r_{CF}\right) \cdot 10^{\beta_{RedOx}} \cdot e^{-\frac{Ea - q\alpha_{red}r_{cell}}{k_b \cdot T}} - r_{CF} \cdot 10^{\beta_{RedOx}} \cdot e^{-\frac{Ea + q\alpha_{ox}r_{cell}}{k_b \cdot T}}\tag{1}
$$

where  $\beta_{\text{RedOx}}$  is the nominal oxide reduction rate,  $E_a$  is the activation energy,  $\alpha_{\text{red}}$  and  $\alpha_{\text{ox}}$ are the transfer coefficients (ranging between  $0$  and  $1$ ),  $k<sub>b</sub>$  is the Boltzmann constant,  $r_{CFmax}$  is the maximal size of the conductive filament radius, T is the temperature and  $V_{cell}$ the voltage across the cell.

Moreover, the model makes assumptions of a uniform radius of the conduction pathways, a uniform electric field in the cell and temperature triggered acceleration of the oxide reduction reactions ("redox"). Finally, the total current in the OxRAM includes two components, i.e. one is related to the conductive species  $(I_{CF})$  and the other to the conduction through the oxide  $(I_{OX})$ .

$$
I_{CF} = \frac{V_{Cell}}{L_x} \cdot \left(\pi \cdot r_{CF}^2 \cdot (\sigma_{CF} - \sigma_{OX}) + \pi \cdot r_{CF \text{ max}}^2 \cdot \sigma_{OX}\right)
$$
(2)  

$$
I_{OX} = A_{HRS} \cdot S_{Cell} \left(\frac{V_{Cell}}{L_x}\right)^{\beta_{HRS}}
$$
(3)

where  $L_x$  is the oxide thickness,  $S_{\text{Cell}}$  is the total area of the device,  $\sigma_{0x}$  the oxidation rate and  $\sigma_{CF}$  the reduction rate. To take into account  $I_{OX}$  trap assisted current (Poole-Frenkel, Schottky emission, Space Charge Limited Current (SCLC)), a power law between the cell current and the applied bias is considered with two parameters  $A_{HRS}$  and  $\beta_{HRS}$ . Finally, the total current flowing through the cell is given is by:

$$
I_{Cell} = I_{CF} + I_{OX} \tag{4}
$$

 $I_{CF}$  is the main contributor to LRS current ( $I_{LRS}$ ) and  $I_{OX}$  is the main contributor to HRS current  $(I_{HRS})$ . The memory cell compact model is calibrated on silicon. The model was confronted to quasi-static and dynamic experimental data before its implementation in electrical circuit simulators. As presented in Figure 2a, after calibration, the model satisfactorily matches quasi-static and dynamic experimental data measured on actual  $HfO_2$ -based memory elements (TiN/Ti/HfO<sub>x</sub>/TiN stack [20]). In Figure 2b, the evolution of SET voltages  $(V_{app})$  as a function of the programming ramp speed is presented. The model implementation focused on this dependence which is crucial for the model to be confidently implemented in circuit simulators.



Figure 2. (a) I-V characteristic measured on HfO<sub>2</sub>-based devices [20] and corresponding simulation using a bipolar OxRAM physical model. (b) SET voltage as a function of the programming ramp

#### **2.3.** *OxRAM operation as a programmable resistance*

To monitor the variation of the analog resistance, an analysis of the cell resistance variation after FORMING is performed. The memory cell is formed gradually by applying a series of short programming pulses across the OxRAM cell. The number of pulses is controlled by a programmable pulse generator. The pulse width is set to 50 ns within a period of 100 ns and the pulse level is set to 3 V. As a result, the resistance of cell decreases. Figure 3a presents the evolution of the HRS resistance versus the number of pulses. Figure 3b presents the LRS resistance versus the number of pulses. The resistive switching from HRS to LRS occurs at cycle number 40. HRS resistance variations are in the MΩ range [15MΩ - 156kΩ] and LRS resistance variations are in the 100 Ω range [955Ω - 500Ω]. This ability of the OxRAM memory cell to hold several resistance values is evaluated based on an OxRAM compact model calibrated on silicon [20] [21].



Figure 3. (a) HRS resistance variation and (b) LRS resistance variation versus the number of pulse cycles

Several observations can be made. First, the abrupt change of the resistance (at cycle number 40) is a rapid phenomenon preventing the use of this area for resistance calibration purposes. In contrast, HRS and LRS resistance variations exhibit two interesting areas suitable for analog calibration: between programming cycles 14 and 40 for the HRS resistance and between cycles 45 and 200 for the LRS resistance. The second observation is related to the capacity of the cell to be reset after a FORMING/SET operation (i.e. change of the resistance value from a low impedance state to a high impedance state) allowing a restart of the calibration process. A third observation is related to the resistance step variation which can be decreased or increased by modulating the programming pulse width and level, allowing a fine tune of the cell resistance. Moreover, as the OxRAM memory state is comparable to a simple resistance, no refresh of the cell is needed (i.e. the cell resistance maintains its value).

#### **3. Configurable Operational Amplifier Topologies**

### **3.1.** *Open-loop amplifier*

6 *H. AZIZA*

Figure 4 shows the circuit diagram of a two-stage CMOS amplifier [22]. The first stage consists of a n-channel differential pair M1-M2 associated with a p-channel current mirror load M3-M4 and a n-channel tail current source M5. The second stage consists of a p-channel amplifier M6 associated with a n-channel current-source load M7. The high output resistances of these two transistors provide a relatively large gain for this stage and an overall moderate gain for the complete amplifier. Since multi-stage amplifiers have more poles and zeroes than single-stage amplifiers, all multi-stage amplifiers suffer closed-loop stability problems. One common compensation technique requires placing a compensation capacitor  $C_{\text{C}}$  between the input and the output nodes of the second stage and a low value resistor represented by  $M<sub>C</sub>$  placed in series with the capacitor. The main amplifier parameters obtained after simulations are presented in Table 1.



Figure 4. Two-stage CMOS amplifier

Table 1. CMOS operational amplifier parameters

| Value <sup>a</sup> |
|--------------------|
| 1.8                |
| 130                |
| 72                 |
| 1.2                |
| 10                 |
| 75                 |
| 80                 |
| 150                |
|                    |

<sup>a</sup> Evaluated with a 5pF load

### **3.2.** *Configurable closed-loop inverting amplifier*

Based on the amplifier presented in Figure 4, a closed-loop inverting OpAmp configuration is built and presented in Figure 5a. In Figure 5a the feedback resistance R2 and the input resistance R1 of the classical inverting OpAmp are replaced by OxRAM cells.

The OpAmp including its programming interface is presented in Figure 5b. In OpAmp calibration mode, the programming interface is activated when the EN signal is set High. In the same time transmission gates S1 and S2 disconnect the OpAmp output and isolate the OpAmp input from the rest of the circuit. Then, SET and RESET pulses are applied across the cell through the 3-state buffers in order to program dynamically and independently each OxRAM cell. Table 2 presents the different voltage levels to apply across R1 and R2 to perform "soft" SET/RESET operations. Note that the OxRAM bottom electrode B is shared between R1 and R2 allowing the use of only one RESET

*OxRAM input signals*

signal. Regarding the calibration speed, the calibration process is not time consuming as a series of short pulses are applied across the cell.

In OpAmp normal operation mode, OxRAM cells behave as conventional resistances, and voltages across the cells are always below OxRAM programming voltages. Indeed, the input voltage is meant to be low and the OpAmp output swing voltage is limited to 1.2V as presented in Table 1.



Figure 5. (a) OxRAM-based inverting OpAmp (b) OxRAM-based inverting OpAmp with programming interface

| $\sigma$ <i>x</i> 10.111 $\mu$ <i>p</i> $\mu$ <i>i</i> $\sigma$ <b><i>y</i></b> $\mu$ <i>i</i> $\sigma$ <i>y</i> $\sigma$ |              |                  |                      |                   |
|---------------------------------------------------------------------------------------------------------------------------|--------------|------------------|----------------------|-------------------|
| SET <sub>1</sub>                                                                                                          | <b>RESET</b> | SET <sub>2</sub> | OxRAM States         | $#$ Configuration |
|                                                                                                                           |              | L                | no effect            |                   |
|                                                                                                                           |              | Н                | R <sub>2</sub> SET   | $\mathfrak{D}$    |
|                                                                                                                           | Н            | L                | R1 & R2 RESET        | 3                 |
|                                                                                                                           | Н            | Н                | R1 RESET             | 4                 |
| Н                                                                                                                         |              | L                | R1 SET               | 5                 |
| H                                                                                                                         |              | H                | R1 & R2 SET          | 6                 |
| Н                                                                                                                         | Н            |                  | R <sub>2</sub> RESET |                   |
| Н                                                                                                                         | Н            | Н                | no effect            | 8                 |
|                                                                                                                           |              |                  |                      |                   |

Table 2. SET/RESET voltage levels

According to Figure 3 and as mentioned in section 2.3, HRS resistance variation is in the M $\Omega$  range [15M $\Omega$  - 156k $\Omega$ ] and LRS resistance variation is in the range [955 $\Omega$  - 500 $\Omega$ ]. The gain of the open-loop OpAmp presented in Figure 5 is equal to -R2/R1. Thereby, the gain of the OpAmp can be adjusted dynamically after changing R1 and R2 resistance states.

As an application example, let's consider configuration 3 of Table 2. In this configuration, R1 and R2 are reset to 250kΩ after applying a series of 39 programming pulses across both OxRAM cells (HRS resistance variation versus the number of pulses is given in Figure 3a). As expected, a unity gain is provided by the OpAmp. Then, only R1 is set to 662Ω after 50 programming cycles according to configuration 2 of Table 2 (LRS resistance variation versus the number of pulses is given in Figure 3b). A new gain equals to 377 is now provided by the OpAmp. This gain can be increased dynamically by increasing the number of pulses applied across R1. Figure 6 presents the evolution of the OpAmp gain versus the number of programming pulses. The gain variation is in the range  $[377 - 490]$ .



Figure 6. Absolute value of the OpAmp gain (|-R2/R1|) versus the number of pulses applied across R1

#### **3.3.** *Configurable integrator and differentiator*

Figure 7a presents the classical OpAmp integrator circuit where resistances are replaced by OxRAM cells. The input resistance of the integrator is replaced by the OxRAM cell R1 and the feedback resistance, connected in parallel with capacitor C1, is replaced by the OxRAM cell R2. The feedback resistor R2 gives the circuit the characteristics of an inverting amplifier with a finite closed-loop gain of R2/R1. At very low frequencies the circuit acts as a standard integrator, while at higher frequencies the capacitor shorts out R2 due to the effects of capacitive reactance, reducing the amplifier gain and making the circuit to behave as a Low Pass Filter (LPF). The OpAmp including its programming interface is presented in Figure 7b.



Figure 7. (a) OxRAM-based integrator (b) OxRAM-based integrator with the programming interface



Figure 8. (a) OxRAM-based differentiator (b) OxRAM-based differentiator with the programming interface

Figure 8a presents the classical OpAmp differentiator circuit where resistances are replaced by OxRAM cells R1 and R2. In order to reduce the overall closed-loop gain at high frequencies, the extra input resistor R1 was added to the input, limiting the differentiator increase in gain at a ratio of R2/R1. At low frequencies, the circuit acts as a differentiator amplifier making the circuit to behave as a High Pass Filter (HPF). The OpAmp including its programming interface is presented in Figure 8b.

For both integrator and differentiator, capacitor C1 value is set to 159nF and R1 and R2 are programmed in parallel (i.e. R1 and R2 are programmed to the same value). Figure 9 presents the frequency response (Bode plot) of the integrator and differentiator after a RESET operation for an HRS resistance variation in the range  $[0.5M\Omega - 5M\Omega]$ . The evolution of the corner frequency versus the resistance variation is extracted from Figure 9 and presented in Figure 10 for the integrator and differentiator. The theoretical corner frequency is also added for comparison purposes, demonstrating the proper operation of the configurable OpAmps. It is worth noting that the corner frequency variation is in the range [0.24kHz - 2.4kHz] with respect to R1 and R2 variations.



Figure 9. Frequency response of the integrator and differentiator versus R1 and R2 resistance variation in the range  $[0.5MΩ – 5MΩ]$ .



Figure 10. Differentiator, integrator and theorical corner frequency fc versus resistance variation (R1 and R2)

Finally, to check the integrator and differentiator functionality, transient simulations are performed. Figure 11 presents the integrator transient responses. If we apply a constantly changing signal such as a sine-wave (Figure 11a) or a triangular wave (Figure 11b), the

resultant output signals are integrated (i.e. the resultant output signals change according to the RC time constant of the Resistor/Capacitor combination).

Figure 12 presents the differentiator transient responses. When applying a constantly changing signal such as a sine-wave (Figure 12a) or a triangular wave (Figure 12b) to the input of the differentiator circuit, the resultant output signals are respectively a cosine wave and a rectangular wave, demonstrating the differentiation capability of the circuit.



Figure 11. Transient simulation results of the integrator for (a) sine wave and (b) triangular wave inputs



Figure 12. Transient simulation results of the differentiator for (a) sine wave and (b) triangular wave inputs

*Configurable Operational Amplifier Architectures based on Oxide Resistive RAMs* 13

#### **3.4.** *Discussion*

In the presented OpAmp calibration methodology, the memristive device is programmed to a desired resistance prior to the operation of the amplifier. To achieve a proper programming of the OxRAM cells, 3 additional three-state buffers and 2 pass-gates are added to the conventional closed-loop OpAmp designs. These additional components impact performances of the closed-loop OpAmps by introducing a slight voltage drop (<  $0.1 \text{mV}$ ) at the OpAmp inputs. This voltage drop can be reduced by oversizing the pass gates or by modulating R1/R2 resistance ratio.

Benefits of the presented methodology are related to the suppression of semiconductor resistances usually implemented in closed-loop OpAmp topologies. Moreover, an incircuit resistance calibration feature is provided. Another important aspect of the presented work is the use of actual memristive devices (HfO<sub>2</sub> OxRAM stack model calibrated on silicon) combined with a programming interface designed in a 130 nm High Voltage (HV) CMOS technology. The HV technology is chosen to allow the use of thickgate-oxide transistors able to sustain OxRAM programming voltages.

#### **4. Conclusion**

Memristive devices provide an inspiring variety of opportunities for circuit designers. In the presented approach, OxRAM based memristive devices are programmed to a desired resistance value prior to their operation within closed-loop OpAmps (i.e. inverting amplifiers, integrators and differentiators). The OxRAM cells operate in such a way that in the analog mode of operation (when the OxRAM performs a useful function as an analog circuit element) only voltages of small magnitude (0-1.2V) are applied to the device, while higher-amplitude voltages are used only for programming  $(\sim 3V)$ . The final closed-loop OpAmps feature a programmable gain and corner frequency while suppressing the use of semiconductor resistances.

#### **References**

- 1. E. Shahrabi, B. Attarimashalkoubeh, J. Sandrini, and Y. Leblebici, "Towards chip-level reram-cmos co-integration", in International Conference on Memristive Materials, Devices and Systems (MEMRYSIS), pp 1-5, 2017. https://doi.org/10.1109/PRIME.2016.7519497
- 2. W. S. Zhao et al., "Design and analysis of crossbar architecture based on complementary resistive switching non-volatile memory cells", Journal of Parallel and Distributed Computing, 74(6), 2484-2496, 2014. https://doi.org/10.1016/j.jpdc.2013.08.004
- 3. J.M. Portal et al., "An overview of non-volatile flip-flops based on emerging memory technologies", Journal of Electronic Science and Technology, 12(2), pp.173-181, 2014, https://doi.org/10.3969/j.issn.1674-862X.2014.02.007
- 4. H. Aziza et al., Multilevel operation in oxide based resistive RAM with SET voltage modulation, DTIS Conf., pp 1-5, 2016. https://doi.org/10.1109/DTIS.2016.7483892
- 5. H. Aziza, A. Perez, JM. Portal, "Resistive RAMs as analog trimming elements", Solid-State Electronics, 142, 52-55. https://doi.org/10.1016/j.sse.2018.02.005

- 6. Lee Myoung-Jae et al., "A fast, high-endurance and scalable non-volatile memory device made from asymmetric Ta2O5− x/TaO2− x bilayer structures", Nature materials 10.8, pp 625- 630, 2011. https://doi.org/10.1038/nmat3070
- 7. H. Aziza, M. Bocquet, J.M. Portal, C. Muller, "Evaluation of OxRAM cell variability impact on memory performances through electrical simulations", IEEE Non-Volatile Memory Technology Symposium (NVMTS), 2011, pp. 1-5, 2011. https://doi.org/10.1109/NVMTS.2011.6137089
- 8. P. Canet, J. Postel-Pellerin, H. Aziza, "Impact of resistive paths on NVM array reliability: Application to Flash & ReRAM memories", Microelectronics Reliability, 64, pp.36-41, 2016. https://doi.org/10.1016/j.microrel.2016.07.096
- 9. Y. V. Pershin, M. Di Ventra, "Practical approach to programmable analog circuits with memristors", IEEE Transactions on Circuits and Systems I: Regular Papers, 57(8), 1857-1864, 2010. https://doi.org/10.1109/TCSI.2009.2038539
- 10. T. Ibrayev, I. Fedorova, A.K. Maan, A.P. James, "Memristive Operational Amplifiers. Procedia Computer Science", 41, 114-119, 2014.
- 11. M. R. Jahromi et al., "Ultra-low power Op-Amp design with memristor-based compensation". In Electrical and Computer Engineering (CCECE), 2017 pp. 1-4. https://doi.org/10.1016/j.procs.2014.11.092
- 12. S. Kvatinsky, M. Ramadan, E. Friedman, A. Kolodny, "VTEAM: A general model for voltage controlled memristors", IEEE Trans. Circuits Syst. II Exp. Briefs, vol. 62, no. 8, pp. 786-790, 2015. https://doi.org/10.1109/TCSII.2015.2433536
- 13. O. A. Olumodeji, M. Gottardi, "Behavioural modelling of memristive devices targeted to sensor interfaces", In AISEM Annual Conference, 2015, pp https://doi.org/10.1109/AISEM.2015.7066780
- 14. E. Sackinger, W. Guggenbuhl, "An Analog Trimming Circuit Based On A Floating-Gate Device", Solid-State Circuits, IEEE Journal, 23, 1437-1440. https://doi.org/10.1109/4.90044
- 15. J. Sandrini et al., "Heterogeneous integration of ReRAM crossbars in 180 nm CMOS BEoL process", vol. 145, pp. 62-765, 2015. https://doi.org/10.1016/j.mee.2015.03.011
- 16. S. Larentis, et al., "Resistive switching by voltage-driven ion migration in bipolar RRAM Part II: Modeling", IEEE Trans. on Electron Devices, 59(9), pp. 2468–2475, 2012. https://doi.org/10.1109/TED.2012.2202320
- 17. Y.C. Huang et al., "Using binary resistors to achieve multilevel resistive switching in multilayer NiO/Pt nanowire arrays", NPG Asia Materials, 6 (2), e85, 2014. https://doi.org/10.1038/am.2013.8
- 18. S. Hamdioui et al, "Memristor based memories: Technology, design and test", In Design & Technology of Integrated Systems In Nanoscale Era (DTIS), pp. 1-7, 2014. https://doi.org/10.1109/DTIS.2014.6850647
- 19. Bocquet et al., "Robust compact model for bipolar oxide-based resistive switching memories", IEEE Transactions on Electron Devices, 61(3), 674-681, 2014
- 20. C. Nail et al., "Understanding RRAM endurance, retention and window margin trade-off using experimental results and simulations," 2016 IEEE International Electron Devices Meeting (IEDM, 2016, pp. 4.5.1-4.5.4, 2016. https://10.1109/IEDM.2016.7838346
- 21. B. Hajri et al., "Oxide-based RRAM models for circuit designers: A comparative analysis", In IEEE Design & Technology of Integrated Systems In Nanoscale Era (DTIS), pp. 1-6, 2017, https://doi.org/10.1109/DTIS.2017.7930176
- 22. B. Razavi, "Design of analog CMOS integrated circuits", McGraw-Hill, ISBN 0071188398, 2001.