

# Gate leakage-current analysis and modelling of planar and trench power SiC MOSFET devices in extreme short-circuit operation

François Boige, Frédéric Richardeau

### ► To cite this version:

François Boige, Frédéric Richardeau. Gate leakage-current analysis and modelling of planar and trench power SiC MOSFET devices in extreme short-circuit operation. Microelectronics Reliability, 2017, 76-77, pp.532-538. 10.1016/j.microrel.2017.06.084 . hal-02180620

## HAL Id: hal-02180620 https://hal.science/hal-02180620

Submitted on 11 Jul2019

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

### Gate leakage-current analysis and modelling of planar and trench power SiC MOSFET devices in extreme short-circuit operation F. Boige<sup>a,\*</sup>, F. Richardeau<sup>a</sup>

<sup>a</sup> LAPLACE, University of Toulouse, CNRS, INPT, UPS, France.

#### Abstract

The purpose of this paper is to present a complete analysis of the gate leakage-current behaviour during shortcircuit (SC) fault operation of 1200V SiC MOSFETs from five different manufacturers including planar and trench-gate structures. Ruggedness and gate leakage level are evaluated in function of the chip size. Finally, the gate leakage current is modelled and the robustness tested.

**Corresponding author.** boige@laplace.univ-tlse.fr Tel: +33 534 32 24 07 Gate leakage-current analysis and modelling of planar and trench power SiC MOSFET devices in extreme short-circuit operation

F. Boige<sup>a,\*</sup>, F. Richardeau<sup>a</sup>



<sup>\*</sup> Corresponding author. <u>boige@laplace.univ-tlse.fr</u> Tel: +33 534 32 24 07

#### 1. Introduction

Recently, several research efforts demonstrate that ruggedness of SiC power MOSFETs during short-circuit (SC) is, for most of devices, much lower than silicon (Si) devices, with similar rating [1]. The weakness is caused by a high short-circuit current density combined with a weak oxide and a parasitic bipolar transistor effect. Moreover, in all results, after few microsecond of SC the gate-leakage current increases significantly (few mA). In facts, this current could be monitored and possibly used to detect the fault.

In this paper, short-circuit tests were performed on six discrete-types 80mΩ@25°C-1200V SiC MOSFETS devices including different generationtype of devices. Two types (respectively C1 and C2 manufactured MOSFETs) are by **CREETM** (CMF20120-16.5mm<sup>2</sup> C2M0080120first and 10.4mm<sup>2</sup> second generation), two types (respectively R2 and R3 MOSFETs) are manufactured by **ROHM**<sup>TM</sup> (SCT2080KE-13.6mm<sup>2</sup> second and SCT3080KE-5.3mm<sup>2</sup> third generation with a trenchgate structure) and one type (ST1 MOSFET) is manufactured by **STMicroelectronics<sup>TM</sup>** (SCT30N120 -13.7mm<sup>2</sup> first generation). Otherwise, the gate leakage study and the modelling are more focused on the component SCT2080KE (R2) because of its fail-to-safe destruction mode in opencircuit [1].

The proposed study is presenting an extensive study of the ruggedness of the commercials SiC MOSFET under type 1 extreme short-circuit operation. Emphasis has been put on studying the gate leakage current behaviour during SC phase and analyse the influence of the technology on this leakage. In section 2, the experimental setup and the measurement methodology is presented. In section 3, the experimental results are described and analysed by standardizing through the chips surface. In section 4, the gate-leakage current is numerically modelled in MATLAB<sup>TM</sup> and presented in function of experimental parameters. Results are discussed and Fig. 1. Devices type 1 short-circuit test schematic. Oscillo .: Ref. Tektronix DPO4014B, BW 1GHz - 5GS/s. Probes: 2x Tek. TPP1000 300V 1GHz 3.9pF, 1xTek.TPP0850 800MHz 1000V 1.8pF - 300mV offset compensation on Vbuffer –  $L_{stray} = 52nH$  with fuse and DUT– Supply driver THB3-1215 - probes propagation time are compensated - aselfic coaxial shunt - CMS Schurter fuses.



Fig. 2. Experimental waveforms during short-circuit of R2.  $(V_{DS} = 600V; V_{buffer(ON)} = [\![18V; 21V]\!]; T_{case} = 25^{\circ}C;$   $R_{G} = 47\Omega; R2)$  (a) gate-source voltage. (b) Drain current (saturation current) and drain-source voltage.

the robustness of the model validated. Such a model is promising for circuit-type simulator such as PSPICE<sup>TM</sup> software.

#### 2. Experimental setup and measure protocol

The aim of the measures is testing the components in an extreme mode but without destruction. The device under test (DUT) is turned-on across a voltage source and through a polypropylenecapacitors tank providing the high- current pulse which is only limited by the device resistance. An increment of the short-circuit duration is carefully realised and stopped before the device failure. Fig. 1 shows the schematic of the proposed experimental set-up. The gate turn-on bias (V<sub>buffer(ON)</sub>) is adjustable (18V-21V) as well as the blocking bias  $(V_{buffer(OFF)})$  (-5V–0V) and the drain-source voltage  $(V_{DS})$  (0V- 600V). Measured data are saved and post-processed with MATLAB© and filtered (Gaussian filter  $\sigma=10$ ). The gate current is calculated with the voltage drop across the gate resistor.

#### 3. Experimental results

#### 3.1. Evaluation of R2 behaviour

In this section, the influence of experimental parameters  $(V_{buffer(ON)}, V_{DS}, R_G)$  on SiC MOSFET short-circuit behaviour is depicted. The SC behaviour for different  $V_{buffer(ON)}$  of R2 is given Fig. 2. The phenomena can be divided into 3 sequences: in Seq. 1, the saturation current  $(I_{DS})$  rises quickly.

Then, in Seq. 2,  $I_{DS}$  decreases along with the temperature rising and gate leakage current dynamic is not temperature dependant. Finally, the Seq. 3 is defined by the moment where the gate-voltage is subject to a great reduction due to the gate leakage current surge through the external gate-resistor. This current is most likely caused by a Fowler-Nordheim phenomena (field electron emission) [2], [3]. Practically, Seq.3 starts at half of destruction time (T<sub>SC</sub>) for R2 device.

#### 3.1.1 Buffer bias influence

During this Seq. 3, the temperature inside the chip is assumed to be very important [4] and the results Fig.3 (a) shows that the gate-leakage current dynamic is highly dependent on  $V_{buffer(ON)}$ . Hence, the dynamic origin is a combination between electrostatic and thermal effects. Furthermore, Fig. 3 (b) shows that the gate current leakage runaway, which define Seq. 3, starts always at the same energy level (5.9J/cm<sup>2</sup>) named E<sub>th</sub>.

#### 3.1.2. Drain-source Influence



 $\begin{array}{ll} \mbox{Fig. 3. (a)} & I_{GS}(t) \mbox{ for different } V_{buffer(ON)}, R_g = 47\Omega \ \& \\ V_{DS} = 600V.(b) & I_{GS}(E) \mbox{ for } \neq V_{buffer(ON)}, R_g = 47\Omega \ \& \\ V_{DS} = 600V. \ (c) \ I_{GS}(t) \mbox{ for } \neq V_{DS}, R_g = 47\Omega \ \& \\ V_{buffer(ON)} = 21V. \end{array}$ 

During Seq. 1 and 2, the drain-source voltage has no influence on the gate current because the die temperature is low and the gate-leakage is mostly governed by electrostatic effects. Conversely, in the Seq. 3, the dynamic is strongly depending of this parameter. Indeed, the  $V_{DS}$  increase leads to higher power losses and temperature increases. It is noteworthy that the leakage no longer exists for  $V_{DS} < 400V$  for any  $V_{buffer(ON)}$ . (Fig 3 (c)) and no longer exists for  $V_{GS} < 18V$  for any  $V_{DS}$ .

To conclude, gate leakage current starts because of the important junction temperature but its dynamic remains influenced by electrostatic factors.

#### 3.2. Comparison between all the components

In Fig. 4, 5, 6 and 7, the behaviour of each component in SC operation can be seen. For all



Fig. 5.  $I_{DS}$  &  $I_{GS}$  short-circuit waveform ( $V_{DS} = 600V$ ;  $T_{case} = 25^{\circ}$ C;  $R_{G} = 47\Omega$ ; C2)

components, the testing time is  $2\mu s$  lower than the failure time ( $T_{SC}$ ) to avoid the device failure. The Fig. 8 summarise the experimental results standardizing through the chips surface ( $S_{chip}$ ). Indeed, even if the experimental conditions are the same and the components have similar rating, the components  $T_{SC}$  and gate leakage current are different. These differences can be explained by the surface difference and the technologies used as explained in the following.

• CREE: the two components are V-DMOSFET with an optimization of the doping layers between the generations [5]. This modification increased the saturation current density ( $J_{sat}$ ) by 77% which permited a reduction of  $S_{chip}$  by 37% with an identical  $R_{DS(on)}$ . However, increasing  $J_{sat}$  and decreasing  $S_{chip}$  lead to a faster chip self heating and it is decreasing  $T_{SC}$  by 30%. Indeed, the literature of the destructive tests gives a  $T_{SC}$  of 12µs for C1 and of 8µs for C2 [1]. In terms of gate leakage current density



Fig. 6.  $I_{DS}$  and  $I_{GS}$  short-circuit waveform ( $V_{DS}$  = 600V ;  $T_{case}$  = 25°C;  $R_{G}$  = 47Ω; ST1)



Fig. 7.  $I_{DS}$  and  $I_{GS}$  short-circuit waveform ( $V_{DS}$  = 600V;  $T_{case}$  = 25°C;  $R_G$  = 47 $\Omega$ ; R3)

 $(J_{ox})$ , C1 and C2 are equal, due to the lower size of C2. Finally, the  $E_{th}$  is the same for C1 and C2 at  $3J/cm^2$ , which means that the two generations use the same oxide thickness and technology.

• ST: One generation is available today and no documentation about the technology have been published. However, with  $J_{ox}$  and with a  $E_{th}$  similar to those of C1 and C2, the oxide technology is assumed to be similar to that of C1 and C2. Moreover, the ST transconductance is higher than others ones which implies a high  $J_{sat}$  (max 3 kA/cm<sup>2</sup>). This results in a very low short-circuit ruggedness (<6µs) and so requires a faster protection circuit.

• ROHM: between the R2 and R3, the technology changed. Indeed, R2 is a V-DMOSFET with deep P-well shielding [3]. This technology has the advantage of protecting the gate oxide from the high electric field in the drift layer. Consequently, the  $J_{ox}$  and  $E_{th}$  are higher than those of C1, C2 and ST. On the other hand, R3 is a trench vertical MOSFET with deep P-



Fig. 8: Comparison between the studied components for  $V_{\rm DS} = 600V$ ,  $V_{buffer(0N/0FF)} = 21V/-5V$ ,  $R_{\rm G}=47\Omega$  &  $T_{init}=25^{\circ}{\rm C}$ 

well shielding [6]. This technology has the advantage of suppressing the JFET regions and allow a higher cells density. These characteristics imply a  $J_{sat}$  increase by 150% and allow a chip size reduction by 61% with the same rating. Moreover, as the previous generation, the deep shielding is protecting the gate oxide. As a result, R3 can sustain a higher dissipated energy density inside the chip by 23%. For R3, the  $J_{ox}$  is 33% lower than the one of R2 and the  $E_{th}$  is 27% greater. Concerning  $T_{SC}$  capability, R2 shows a short circuit robustness greater than 10µs, as a standard IGBT die. In the end, the combination of the higher  $J_{sat}$  and the chip size reduction on R3 lead to a  $T_{SC} = 7\mu s$ , which is 50% lower than R2.

In order to protect the components, the use of the gate leakage current seems to be interesting for the component R2 with a leakage start around 5 $\mu$ s and a T<sub>SC</sub> of 14 $\mu$ s. However, some components present a very low short-circuit ruggedness (<6 $\mu$ s) with a leakage starting around 3-4 $\mu$ s which is quite challenging. The protection circuit design is still in study.

#### 4. Gate-leakage Modelling

Based on experimental results developed in section 3.1 for R2, a behavioural leakage current model was developed. The aim of this model is to accurately describe the component behaviour in order to embed it into a MOSFET model in SPICE<sup>TM</sup>-like software to help the protection circuit development.

In order to limit the complexity, the model is not directly physical and depends on 3 parameters:  $V_{DS}$ ,  $V_{GS}$  and E, the energy dissipated inside the chip during the SC, which is an image of the junction temperature growth. Nevertheless, at this stage, the proposed method is only valid for a fixed initial junction temperature. The model is going to be valid

from the gate leakage energy threshold only  $(E_{th})$ . With associated validity domain:

 $V_{DS} \in [400V, 600V], V_{buffer(ON)} \in [18V, 21V], E \in [0.8J, 1.5J]$ . Finally, the model is going to be used as a "block" ready to use into a usual MOSFET gate model as shown Fig. 9

#### 4.1 Model

A polynomial surface (1) was chosen and the parameters were estimated with MATLAB<sup>TM</sup> to model the gate current-surge variation in function of  $V_{GS}$  and dissipated energy (*E*).

$$I_g = a_1(E) \cdot V_{GS} + a_2(E)$$
  

$$a_1(E) = p_{01} + p_{11}E + p_{21}E^2$$
  

$$a_2(E) = p_{00} + p_{10}E + p_{20}E^2 + p_{30}E^3$$

 $(p_{00}, p_{01}, ...)$  are the estimated factors.

However,  $V_{DS}$  variation is not yet added in the model. To do that, factors  $(p_{00}, p_{01}, ...)$  are, themselves, estimated for different  $V_{DS}$  bias and precalculated in a table. The coefficients are presented table I. It appears that the factors vary linearly along  $V_{DS}$ .

|     | I. Estimated factors function of V <sub>DS</sub> |
|-----|--------------------------------------------------|
| p00 | 174.2161 — 0.5505. V <sub>ds</sub>               |
| p10 | 192.8417 — 0.5720. V <sub>ds</sub>               |
| p01 | -11.8436 + 0.0356. V <sub>ds</sub>               |
| p20 | 52.8609 - 0.1482. V <sub>ds</sub>                |
| p11 | $-13.7143 + 0.0386. V_{ds}$                      |
| p30 | -0.9317 + 0.0026. V <sub>ds</sub>                |
| p21 | $-4.1480 + 0.0111. V_{ds}$                       |

#### 4.2 Results and robustness of the model

In order to determine the model robustness, two tests were made. Firstly, the proposed model was compared with experimental results which are different from those used to estimate the model parameters (Fig. 10 (a)). Secondly, the proposed model was compared with data obtained from another



Fig. 9. Electrical SiC MOSFET gate model. In black line, the classical MOSFET model in gate-side representation. In red line, features proposed in this article.

R2 component (Fig. 10 (b)). In conclusion, the proposed numerical model is validated and is robust in its validity domain. Moreover, the method was performed a second time for the component C1. The results, in Fig. 11, clearly shows that this method is generic and can be adapted for other component than R2 (coefficients values are not displayed).

#### 6. Conclusion

The results confirm the presence of a gateleakage current runaway in short-circuit operation of a wide power SiC MOSFET devices range. This current has the advantage to have a large amplitude and to be easily measurable. Specific indicators were introduced such as the gate-current density and the energy density threshold of the gate-current runaway to compare devices. These criterions appear to be salient to define the robustness of the devices gate and an image of the gate technology. It was also confirmed, for C2, R3 and ST1 devices, that the short-circuit robustness was reduced to a few microseconds of  $T_{sc}$ , with a low energy density. However, the R3 trench-gate structure implies an important saturation-current density but with a better gate robustness. Finally, a relation between electrostatic and thermal coupled effects has been shown. All these elements allowed the implementation of a representative and robust model into a circuit-type software such as LT/PSPICE<sup>TM</sup> and can be used in order to design the future protection circuits. Finally, the junction temperature dependence could be added into the modelling method in the future work.

#### Acknowledgement



Fig. 10. Model (red lines) and experimental (blue lines) results. (a)Results obtained with testing data set from the same device. (b)Results obtained with test data from another device.



Fig. 11. Model (red lines) and experimental (blue lines) results for a large set of training data for another component such as C1.

the French National Research Agency (ANR). Project name: HIT-TEMS

#### References

- C. Chen *et al.*, 'Study of short-circuit robustness of SiC MOSFETs, analysis of the failure modes and comparison with BJTs', *Microelectron. Reliab.*, vol. 55, no. 9–10, pp. 1708–1713, août 2015.
- [2] K. Roy, et al., 'Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits', Proc. IEEE, vol. 91, no. 2, pp. 305– 327, février 2003.
- [3] T. T. Nguyen, et al., 'Gate Oxide Reliability Issues of SiC MOSFETs Under Short-Circuit Operation', IEEE Trans. Power Electron., vol. 30, no. 5, pp. 2445– 2455, mai 2015.
- [4] Z. Wang *et al.*, 'Temperature-Dependent Short-Circuit Capability of Silicon Carbide Power MOSFETs', *IEEE Trans. Power Electron.*, vol. 31, no. 2, pp. 1555–1566, février 2016.
- [5] J. Casady, 'Power products commercial roadmap for SiC from 2012-2020', CREE, 2014.
- [6] T. Nakamura et al., 'High performance SiC trench

devices with ultra-low ron', in *Electron Devices Meeting (IEDM), 2011 IEEE International, 2011, p. 26.5.1-26.5.3.*