

### Parallel Amplifiers Technique for LNA Design

Masoumeh Sabzi, Mahmoud Kamarei, Tchanguiz Razban, Yann Mahé

#### ▶ To cite this version:

Masoumeh Sabzi, Mahmoud Kamarei, Tchanguiz Razban, Yann Mahé. Parallel Amplifiers Technique for LNA Design. Fifth Sino-French Workshop on Information and Communication Technologies (SIFWICT 2019), Jun 2019, Nantes, France. hal-02167087

#### HAL Id: hal-02167087 https://hal.science/hal-02167087

Submitted on 3 Jul 2019

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



# **Parallel Amplifiers Technique for LNA Design**

M. Sabzi<sup>1</sup>; M. Kamarei<sup>2</sup>; T. Razban<sup>1</sup>; Y. Mahe<sup>1</sup> <sup>1</sup>IETR, UMR CNRS 6164, <sup>2</sup>University of Tehran

# Abstract

A new design method for low noise amplifier (LNA) based on using parallel amplifiers to improve the linearity and output power is proposed in this paper. Noise parameters including minimum noise figure and optimum noise impedance and Rn (sensitivity coefficient) of this topology are calculated. The effect of parallel path to overall noise figure(NF) and input matching is also considered. Electro magnetic (EM) simulation result for the designed 10-12 GHz LNA with the 0.1-µm pseudomorphic GaAs HEMT model is reported to support proposed theories.

Analysis

Noise model of two parallel paths of IDCS amplifiers is shown in Fig. 1 Through the calculation of the transfer function of noise sources, noise parameters can be obtained.





|                                 | Theoretical            | Low sensitivity     |  |
|---------------------------------|------------------------|---------------------|--|
| Parallel amplifier technique is | calculations show      | causes this method  |  |
| known for linearity enhanced    | > this method can also | to be considered as |  |
| behavior                        | be practical for       | a wideband LNA      |  |
|                                 | desensitized LNAs      | topology            |  |

### Results

Two different LNA are designed with bandwidth of 2 GHz for input and output matching better that -10 dB and 8 dB gain with the 0.1-µm pseudomorphic GaAs HEMT model. First LNA is a single path amplifier and second one is a parallel amplifier with two similar paths. Results shows that :

✓ S11 and S22 of parallel amplifier are better than single path LNA.

- ✓ It also represents that Rn of parallel amplifier is less than single path and contrary to what we expected it causes NF of this amplifier to be lower.
- Y Parallel LNA topology can improve NF because of a second order factor. Rn minimization causes amplifier to have less sensitivity to source impedance and decrease LNA's dependency to input matching circuit.
- ✓ The output power versus input power behavior of both amplifiers shows that p-1dB of parallel amplifier is 3-dB better than single path LNA.



Fig2. Layout micrography of LNAs (a) Single stage LNA (b) Parallel LNA

**Fig3.** S-parameter, Gain, Rn, NF and P1-dB Result of designed LNAs

-▲-- S11(single patl 🔶 S22(parallel)

11.5 12

12.5

11.5 12

8.5

8.5

9.5

9.5

10 10.5 11

Frequency(GHz)

10 10.5 11 Frequency(GHz)

### Conclusions

- The parallel LNA exhibits the gain of 11 dB at 8 GHz with 3-dB gain bandwidth of 8-11.5 GHz, with input and output impedance matching better than -14 dB  $\bullet$
- This topology can be considered as wideband topology with low sensitivity to source impedance and high P1-dB.  $\bullet$
- Simulation results shows Nfmin almost remains the same.
- On contrary to what we expected of NF to increase due to input divider's loss it decreases because of reduction in amplifiers sensitivity to input impedance.

# References

[1] A. Alizade, M. Forounchi and A. Medi, "On Design of Wideband Compact-Size Ka/Q-Band High-Power Amplifiers", IEEE Trans. Microw. Theory Tech., vol. 64, no. 6, pp. 1831–1842, 2016. [2] S. Narayanan, "Application of Volterra series to intermodulation distortion analysis of transistor feedback amplifies", IEEE Trans. Microw. Theory Tech., vol. 17, pp. 518–527, 1970. [3] T. W. Kim, B. Kim and K. Lee, "Highly linear receiver front-end adopting MOSFET transconductance linearization by multiple gated transistors", IEEE Journal of Solid-State Circuits, vol. 39, pp. 223–229, 2004. [4] Y. Ding and R. Harjani, "A +18 dBm IIP3 LNA in .35 um CMOS", IEEE International Solidstate Circuits Conference, 2001. [5] T. S. Kim and B. S. Kim, "Post-linearization of cascode CMOS LNA using folded PMOS IMD sinker", IEEE Microwave Wireless Component Letters, vol. 16, pp. 182–184, 2006. [6] N. Kim, V. Aparin, K. Barnett, C and Persico, "Acellular-bandCDMA 0.25 um CMOS LNA linearized using active post-distortion", IEEE Journal f Solid-State Circuits, vol. 41, pp. 1530–1534, 2006. [7] H. Zhang and E. Snchez-Sinencio, "Linearization Techniques for CMOS Low Noise Amplifiers: A Tutorial", IEEE Trans. Circuits Syst., vol. 58, pp. 22-37, 2011. [8] B. Razavi, "RF Microelectronics", Prentice Hall, 1998. [9] J.Kim, S.Hoyos and J.S.Martinez, "Wideband Common-Gate CMOS LNA Employing Dual Negetive Feedback With Simultanous Noise, Gain, and Bandwidth Optimization", IEEE Trans. Microw. Theory Tech., vol. 58, pp. 2334–2351, 2010. [10] H. G. Han, D. H. Jung and T. W. Kim, "A 2.88 mW +9.06 dBm IIP3 common-gate LNA with dual cross-coupled capacitive feedback", IEEE Trans. Microw. Theory Tech., vol. 63, pp. 1019–1025, 2015. [11] A. Liscidini, M. Brandolini, D. sanzogni and R. Castello, "A 0.13 um CMOS front-end for DCS1800/UMTS/802.11b-g with multi-Band positive feedback low noise amplifier", in IEEE VLSI Circuits Symp. Dig. Tech. Papers, 2005. [12] A. Liscidini, G. Martini, D. Mastantuono and R. Castello, "Analysis and design of configurable LNAs in feedback common-gate topologies", IEEE Trans. Circuits Syst. II: Express Briefs, vol. 55, pp. 733–737, 2008. [13] A. Nieuwoudt , T. Ragheb , H. Nejati and Y. Massoud, "Numerical design optimization methodology for wideband and multi-band inductively degenerated cascode CMOS low noise amplifiers", IEEE Trans. Circuits Syst. I,

Reg. Papers, vol. 56, no. 6, pp. 1088–1101, 2009.

[14] D. K. Shaeffer, "A 1.5-V, 1.5-GHz CMOS low noise amplifier", IEEE J. Solid-State Circuits, vol. 32, no. 5, 1997.

[15] M. S. Heins, J. M. Carrol, M. KAO, J. Delaney and C. F. Campbell, "X-band GaAs mHEMT LNAs with 0.5 dB NF", Microwave Symposium Digest, vol. 1, pp. 149–152, 2004.

[16] T. Nguyen, C. Kim, G. Ihm, M. Yang and S. Lee, "CMOS low noise amplifier design optimization techniques", IEEE Trans. Microw. Theory Tech., vol. 52, pp. 1433–1443, 2004.



### Contact

#### Masoumeh SABZI

Département Electronique et Technologies Numériques UMR 6164 Institut d'Electronique, de Télécommunications Rennes Email:masoumeh.sabzi@etu.univ-nantes.fr

• NF(parallel)

Single stage IDCS

10.5

