Self-Testing Analog Spiking Neuron Circuit - Archive ouverte HAL
Communication Dans Un Congrès Année : 2019

Self-Testing Analog Spiking Neuron Circuit

Résumé

Hardware-implemented neural networks are foreseen to play an increasing role in numerous applications. In this paper, we address the problem of post-manufacturing test and self-test of hardware-implemented neural networks. In particular, we propose a self-testable version of a spiking neuron circuit. The self-test wrapper is a compact circuit composed of a low-precision ramp generator and a small digital block. The self-test principle is demonstrated on a spiking neuron circuit design in 0.35µm CMOS technology.
Fichier principal
Vignette du fichier
SMACD_2019_paper_91.pdf (503.22 Ko) Télécharger le fichier
Origine Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-02164969 , version 1 (25-06-2019)

Identifiants

Citer

Sarah Ali El-Sayed, Luis A Camuñas-Mesa, Bernabé Linares-Barranco, Haralampos-G. Stratigopoulos. Self-Testing Analog Spiking Neuron Circuit. 16th International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD 2019), Jul 2019, Lausanne, Switzerland. pp.81-84, ⟨10.1109/SMACD.2019.8795234⟩. ⟨hal-02164969⟩
134 Consultations
500 Téléchargements

Altmetric

Partager

More